

■ [Order](http://www.ti.com.cn/product/cn/SN65HVD82?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Now



### **[SN65HVD82](http://www.ti.com.cn/product/cn/sn65hvd82?qgpn=sn65hvd82)**

ZHCSAC4B –OCTOBER 2012–REVISED NOVEMBER 2017

# **SN65HVD82** 稳健耐用型 **RS-485** 收发器

**Technical [Documents](http://www.ti.com.cn/product/cn/SN65HVD82?dcmp=dsproject&hqs=td&#doctype2)** 

- <span id="page-0-1"></span>**1** 特性
- <span id="page-0-4"></span>总线 I/O 保护
	- ±16kV 人体模型 (HBM) 保护
	- ±12kV IEC 61000-4-2 接触放电
	- +4kV IEC61000-4-4 快速瞬态突发
- 工业温度范围:-40°C 至 85°C
- 用于噪声抑制的较大接收器滞后(典型值为 60mV)
- 低功耗
	- <1µA 待机电流
	- <1mA 静态电流
- 信号传输速率经优化高达 250kbps
- <span id="page-0-3"></span>借助 WEBENCH<sup>®</sup> 电源设计器, 使用 SN65HVD82 [创建定制设计方案](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=SN65HVD82&origin=ODS&litsection=%E7%89%B9%E6%80%A7)
- <span id="page-0-2"></span><span id="page-0-0"></span>**2** 应用
- 电表
- 楼宇自动化
- 工业网络
- 安全电子器件

# **3** 说明

Tools & **[Software](http://www.ti.com.cn/product/cn/SN65HVD82?dcmp=dsproject&hqs=sw&#desKit)** 

该器件兼具驱动器和接收器功能,稳健耐用,可满足特 定工业 应用中的严格要求。这些总线引脚可耐受 ESD 事件,并且具备符合人体模型、气隙放电和接触放电规 范的高水平保护。

Support & **[Community](http://www.ti.com.cn/product/cn/SN65HVD82?dcmp=dsproject&hqs=support&#community)** 

 $22$ 

该器件将差分驱动器与差分接收器相结合,共同由单个 5V 电源供电。驱动器差分输出和接收器差分输入在内 部连接,构成一个适用于半双工(两线制总线)通信的 总线端口。该器件 具有 宽共模电压范围, 因此适用于 长线缆上的 多点 应用。该器件的额定温度范围介于 -40°C 和 85°C 之间。

### 器件信息**[\(1\)](#page-0-0)**



(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。





ZHCSAC4B –OCTOBER 2012–REVISED NOVEMBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**





# <span id="page-1-0"></span>**4** 修订历史记录

2



### **Changes from Original (October 2012) to Revision A Page**



8.4 Device Functional Modes........................................ [11](#page-10-0) **9 Application and Implementation** ........................ [13](#page-12-0) 9.1 Application Information............................................ [13](#page-12-1) 9.2 Typical Application ................................................. [19](#page-18-0) **10 Power Supply Recommendations** ..................... [21](#page-20-0) **11 Layout**................................................................... [21](#page-20-1) 11.1 Layout Guidelines ................................................. [21](#page-20-2) 11.2 Layout Example .................................................... [22](#page-21-0) **12** 器件和文档支持 ..................................................... [23](#page-22-0) 12.1 器件支持................................................................ [23](#page-22-1) 12.2 社区资源................................................................ [23](#page-22-2) 12.3 商标....................................................................... [23](#page-22-3) 12.4 静电放电警告......................................................... [23](#page-22-4) 12.5 Glossary ................................................................ [23](#page-22-5) **13** 机械、封装和可订购信息....................................... [23](#page-22-6)







# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



### **Pin Functions**



# <span id="page-2-1"></span>**6 Specifications**

# <span id="page-2-2"></span>**6.1 Absolute Maximum Ratings(1)**



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# <span id="page-2-3"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

**ISTRUMENTS** 

**EXAS** 

# <span id="page-3-0"></span>**6.3 Recommended Operating Conditions**



(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

# <span id="page-3-1"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/cn/lit/pdf/spra953)



# <span id="page-4-0"></span>**6.5 Electrical Characteristics**

over recommended operating conditions (unless otherwise noted)



(1) Under any specific conditions,  $V_{IT+}$  is assured to be at least  $V_{HYS}$  higher than  $V_{IT-}$ .



### **[SN65HVD82](http://www.ti.com.cn/product/cn/sn65hvd82?qgpn=sn65hvd82)**

ZHCSAC4B –OCTOBER 2012–REVISED NOVEMBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

# <span id="page-5-0"></span>**6.6 Switching Characteristics**

over recommended operating conditions (unless otherwise noted)



# **6.7 Typical Characteristics**

<span id="page-5-1"></span>



## <span id="page-6-0"></span>**7 Parameter Measurement Information**

Input generator rate is 100 kbps, 50% duty cycle, rise and fall times less than 6 nsec, output impedance 50  $Ω$ .





<span id="page-6-1"></span>



<span id="page-6-2"></span>

Copyright © 2016, Texas Instruments Incorporated

### **Figure 7. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays**

<span id="page-6-3"></span>

D at 3V to test non-inverting output, D at 0V to test inverting output.

### <span id="page-6-4"></span>**Figure 8. Measurement of Driver Enable and Disable Times With Active High Output and Pull-Down Load**

**NSTRUMENTS** 

**EXAS** 

# **Parameter Measurement Information (continued)**



D at 0V to test non-inverting output, D at 3V to test inverting output.

### <span id="page-7-0"></span>**Figure 9. Measurement of Driver Enable and Disable Times With Active Low Output and Pull-up Load**



<span id="page-7-1"></span>



<span id="page-7-2"></span>



 $\rm V_{CC}$  $\big\}$ A  $V_{\rm O}$ 0 V or 1.5 V 1 k $\Omega$  ± 1% R  $\Box$ S1 ∿∧∧ B 1.5 V or 0 V  $\overline{BC}$   $\overline{BC}$   $\overline{DE}$   $\overline{BC}$  = 15 pF  $\pm 20\%$ .<br>RF  $C_L$  Includes Fixture  $\begin{array}{c|c} \blacklozenge & \downarrow & \downarrow \ \uparrow & \downarrow & \downarrow \ \mathsf{V}_\mathsf{I} & \downarrow & \downarrow & \downarrow \ \mathsf{V}_\mathsf{I} & \downarrow & \downarrow & \downarrow & \end{array}$  and Instrumentation Input Input<br>Generator  $\begin{vmatrix} 1 \\ v_1 \end{vmatrix} \le 50 \Omega$  $V_1$ m rπ  $-3V$  $V<sub>1</sub>$ 50%  $-0V$  $t_{PZH(2)}$  -پا ▸  $V_{OH}$ A at 1.5 V B at 0 V  $V_{\rm O}$ 50% S1 to GND GND  $t_{PZL(2)}$  $V_{CC}$ A at 0 V B at 1.5 V  $V_{\rm O}$ 50%  $\overline{\phantom{0}}$ S1 to V<sub>CC</sub>  $V_{OL}$ S0308-01

# **Parameter Measurement Information (continued)**

<span id="page-8-0"></span>**Figure 12. Measurement of Receiver Enable Times With Driver Disabled**



# <span id="page-9-0"></span>**8 Detailed Description**

# <span id="page-9-1"></span>**8.1 Overview**

The SN65HVD82 device is a half-duplex RS-485 transceiver suitable for data transmission at rates up to 250 kbps over controlled-impedance transmission media (such as twisted-pair cabling). The device features a high level of internal transient protection, making it able to withstand up ESD strikes up to 12 kV (per IEC 61000-4-2) and EFT transients up to 4 kV (per IEC 61000-4-4) without incurring damage. Up to 256 units of SN65HVD82 may share a common RS-485 bus due to the device's low bus input currents. The device also features a low standby current consumption of 400 nA (typical).

# <span id="page-9-2"></span>**8.2 Functional Block Diagram**



**Figure 13. Logic Diagram (Positive Logic)**

# <span id="page-9-3"></span>**8.3 Feature Description**

# **8.3.1 Receiver Failsafe**

The differential receiver is *failsafe* to invalid bus states caused by:

- open bus conditions such as a disconnected connector
- shorted bus conditions such as cable damage shorting the twisted-pair together, or
- idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver will output a failsafe logic High state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds so that the "input indeterminate" range does not include zero volts differential. In order to comply with the RS-422 and RS-485 standards, the receiver output must output a High when the differential input  $V_{ID}$  is more positive than 200 mV, and must output a Low when the  $V_{ID}$  is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{IT+}$  and  $V_{IT-}$  and  $V_{HYS}$ . As seen in the Electrical Characteristics table, differential signals more negative than negative than the control of the control o

–200 mV will always cause a Low receiver output. Similarly, differential signals more positive than 200 mV will always cause a High receiver output.

When the differential input signal is close to zero, it will still be above the  $V_{IT+}$  threshold, and the receiver output will be High. Only when the differential input is more negative than  $V_{IT}$  will the receiver output transition to a Low state. So the noise immunity of the receiver inputs during a bus fault condition includes the receiver hysteresis value V<sub>HYS</sub> (the separation between V<sub>IT+</sub> and V<sub>IT–</sub> ) as well as the value of V<sub>IT+</sub>.

Signals which transition from positive to negative (or from negative to positive) will transition only once, ensuring no spurious bits.

# **8.3.2 Low-Power Standby Mode**

When both the driver and receiver are disabled (DE transitions to a low state and RE transitions to a high state) the device enters standby mode. If the enable inputs are in this state for a brief time (e.g. less than 100 ns), the device does not enter standby mode. This prevents inadvertently entering standby mode during driver/receiver enabling. Only when the enable inputs are held in this state a sufficient duration (e.g. for 300 ns or more), the device is assured to be in standby mode. In this low-power standby mode, most internal circuitry is powered down, and the steady-state supply current is typically less than 400 nA. When either the driver or the receiver is re-enabled, the internal circuitry becomes active.



# <span id="page-10-0"></span>**8.4 Device Functional Modes**



# **Table 1. Driver Function Table**

# **Table 2. Receiver Function Table**









**Figure 14. Equivalent Input and Output Schematic Diagrams**



# <span id="page-12-0"></span>**9 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-12-1"></span>**9.1 Application Information**

### **9.1.1 Device Configuration**

The SN65HVD82 is a half-duplex, 250-kbps, RS-485 transceiver operating from a single 5-V supply. The driver and receiver enable pins allow for the configuration of different operating modes.



Copyright © 2016, Texas Instruments Incorporated

**Figure 15. SN65HVD82 Transceiver Configurations**

Using independent enable lines provides the most flexible control as it allows for the driver and the receiver to be turned on and off individually. While this configuration requires two control lines, it allows for selective listening into the bus traffic, whether the driver is transmitting data or not.

Combining the enable signals simplifies the interface to the controller by forming a single, direction-control signal. Thus, when the direction-control line is high, the transceiver is configured as a driver, while for a low the device operates as a receiver.

Tying the receiver-enable to ground and controlling only the driver-enable input, also uses one control line only. In this configuration a node not only receives the data from the bus, but also the data it sends and thus can verify that the correct data have been transmitted.

### **9.1.2 Bus – Design**

An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.





Copyright © 2016, Texas Instruments Incorporated

**Figure 16. Typical RS-485 Network with SN65HVD82 Transceivers**

Common cables used are unshielded twisted pair (UTP), such as low-cost CAT-5 cable with  $Z_0 = 100 \Omega$ , and proper RS-485 cable with  $Z_0$  = 120 Ω.

Line measurements have shown that making  $\mathsf{R}_\mathsf{T}$  by up to 10% larger than  $\mathsf{Z}_0$  improves signal quality. Typical cable sizes are AWG 22 and AWG 24.

The theoretical maximum bus length is assumed with 4000 ft or 1200 m, and represents the length of an AWG 24 cable whose cable resistance approaches the value of the termination resistance, thus reducing the bus signal by half or 6 dB.

The theoretical maximum number of bus nodes is determined by the ratio of the RS-485 specified maximum of 32 unit loads (UL) and the actual unit load of the applied transceiver. For example, the SN65HVD82 is a 1/8 UL transceiver. Dividing 32 UL by 1/8 UL yields 256 transceivers that can be connected to one bus.

# **9.1.3 Cable-Length Versus Data Rate**

There is an inverse relationship between data rate and cable length. That is, the higher the data rate the shorter the cable and conversely the lower the data rate the longer the cable. While most RS-485 systems utilize data rates between 10 kbps and 100 kbps, applications such as e-metering often operate at rates of up to 250 kbps even at distances of 4000 feet and above. This is possible by allowing for small signal jitter of up to 5 or 10%.



**Figure 17. Cable Length vs Data Rate Characteristic**



## **9.1.4 Stub – Length**

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. The reason for this is that a stub presents a non-terminated piece of bus line which can introduce reflections if too long. As a rule of thumb the electrical length or round-trip delay of a stub should be less than one tenth of the driver's rise time, thus leading to a maximum physical stub length of: L<sub>Stub</sub> ≤ 0.1 × t<sub>r</sub> × v × c, with **t**<sub>r</sub> as the driver's 10/90 rise time, **c** as the speed of light (3 × 10<sup>8</sup> m/s or 9.8 × 10<sup>8</sup> ft/s), and **v** as the signal velocity of the cable ( $v = 78%$ ) or trace ( $v = 45%$ ) as a factor of **c**.

Thus, for the SN65HVD82 with a minimum rise time of 400 ns the maximum *cable* stub length yields L<sub>Stub</sub>  $\leq 0.1 \times$  $400 \times 10^{-9} \times 3 \cdot 10^{8} \times 0.78 = 9.4$  m or 30.6 ft.



**Figure 18. Stub Length**

### **9.1.5 3-V to 5-V Interface**

<span id="page-14-1"></span>Interfacing the SN65HVD82 to a 3-V controller is easy. Because the 5-V logic inputs of the transceiver accept 3- V input signals they can be directly connected to the controller I/O. The 5-V receiver output, R, however must be level-shifted via a Schottky diode and a 10-kV resistor to connect to the controller input. When R is high, the diode is reverse biased and the controller supply potential lies at the controller input. When R is low, the diode is forward biased and conducts. In this case only the diode forward voltage of 0.2 V lies at the controller input.



**Figure 19. 3 V – 5 V Interface**

### <span id="page-14-0"></span>**9.1.6 Noise Immunity**

The input sensitivity of a standard RS-485 transceiver is  $\pm 200$  mV. When the differential input voltage, V<sub>ID</sub>, is greater than +200 mV, the receiver output turns high, for  $V_{ID} \le 200$  mV the receiver outputs low. Bus voltages in between these levels can cause the receiver output to go high, or low, or even toggle between logic states. Small bus voltages however occur every time during the bus access hand-off from one driver to the next as the lowimpedance termination resistors reduce the bus voltage to zero. To prevent receiver output toggling during bus idling, and thus increasing noise immunity, external bias resistors must be applied to create a bus voltage that is greater than the input sensitivity plus any expected differential noise.





**Figure 20. SN65HVD82 Noise Immunity**

The SN65HVD82 transceiver circumvents idle-bus and differential noise issues by providing a positive input threshold of –20 mV and a typical hysteresis of 60 mV. In the case of an idle-bus condition therefore, a differential noise voltage of up to 160 mV<sub>PP</sub> can be present without causing the receiver output to change states from high to low. This increased noise immunity eliminates the need for idle-bus failsafe bias resistors and allows for long haul data transmissions in noisy environment.

### **9.1.7 Transient Protection**

The bus terminals of the SN65HVD82 transceiver family possess on-chip ESD protection against ±15 kV human body model (HBM) and ±12 kV IEC61000-4-2 contact discharge. As stated in the IEC 61000-4-2 standard, contact discharge is the preferred test method; although IEC air-gap testing is less repeatable than contact testing, air discharge protection levels are inferred from the contact discharge test results. The IEC-ESD test is far more severe than the HBM-ESD test. The 50% higher charge capacitance, CS, and 78% lower discharge resistance, RD of the IEC-model produce significantly higher discharge currents than the HBM-model.



**Figure 21. HBM and IEC-ESD Models and Currents in Comparison**

EFTs are usually caused by relay contact bounce or the interruption of inductive loads, while surge transients often results from lightning strikes (direct strike or induced voltages and currents due to an indirect strike), or the switching of power systems including load changes and short circuits switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems.



[Figure](#page-16-0) 22 compares the pulse-power of the EFT and surge transients with the power caused by an IEC-ESD transient. As can be seen the tiny blue blip in the bottom left corner of the left diagram represents the power of a 10-kV ESD transient, which already dwarfs against the significantly higher EFT power spike and certainly against the 500-V surge transient. This type of transient power is well representative for factory environments in industrial and process automation. The right diagram compares the enormous power of a 6-kV surge transient, which more likely occurs in e-metering applications of power generating and power grid systems, with the aforementioned 500-V surge transient. Note that the unit of the pulse-power changes from kW to MW, thus making the power of *the 500-V surge transient almost dropping off the scale.*



**Figure 22. Power Comparison of ESD, EFT, and Surge Transients**

<span id="page-16-0"></span>In the case of surge transients, their long pulse duration and slowly decreasing pulse power signifies high energy content.

The electrical energy of a transient that is dumped onto the transceiver's internal protections cells is converted into thermal energy, or heat that literally fries the protection cells, thus destroying the transceiver. [Figure](#page-17-0) 23 showcases the large differences in transient energies for single ESD, EFT, and surge transients as well as for an EFT pulse train, commonly applied during compliance testing.

**EXAS NSTRUMENTS** 

# **Application Information (continued)**



**Figure 23. Comparison of Transient Energies**

<span id="page-17-0"></span>[Figure](#page-17-1) 24 suggests two circuit designs providing protection against surge transients. [Table](#page-17-2) 3 presents the associated bill of material.

<span id="page-17-2"></span>

| <b>DEVICE</b>                  | <b>FUNCTION</b>                                | <b>ORDER NUMBER</b> | <b>MANUFACTURER</b> |
|--------------------------------|------------------------------------------------|---------------------|---------------------|
| <b>XCVR</b>                    | 3.3V, 250kbps RS-485 Transceiver               | SN65HVD82D          |                     |
| R <sub>1</sub> ,R <sub>2</sub> | 10 $\Omega$ , Pulse-Proof Thick-Film Resistor  | CRCW0603010RJNEAHP  | Vishay              |
| <b>TVS</b>                     | <b>Bidirectional 400W Transient Suppressor</b> | CDSOT23-SM712       | <b>Bourns</b>       |
| TBU1,TBU2                      | Bidirectional. 200mA Transient Blocking Unit   | TBU-CA-065-200-WH   | <b>Bourns</b>       |
| MOV1,MOV2                      | 200V, Metal-Oxide Varistor                     | MOV-10D201K         | <b>Bourns</b>       |

**Table 3. Bill of Materials**



Copyright © 2016, Texas Instruments Incorporated



<span id="page-17-1"></span>Both circuits are designed for 10-kV ESD and 4-kV EFT transient protection. The left however provides surge protection of ≥ 500-V transients only, while the right protection circuits can withstand 5-kV surge transients.



### <span id="page-18-0"></span>**9.2 Typical Application**



**Figure 25. Isolated Bus Node With Transient Protection**

### <span id="page-18-1"></span>**9.2.1 Design Requirements**

The following list outlines sample design requirements for the typical application example found in [Figure](#page-18-1) 25

- RS-485-compliant bus interface (needs differential signal amplitude of at least 1.5 V under fully-loaded conditions – essentially, maximum number of nodes connected and with dual 120-Ω termination).
- Galvanic isolation of both signal and power supply lines.
- Able to withstand ESD transients up to 10 kV (per IEC 61000-4-2) and EFTs up to 4 kV (per IEC 61000-4-4).
- Full control of data flow on bus in order to prevent contention (for half-duplex communication).

### **9.2.2 Detailed Design Procedure**

### *9.2.2.1 Custom Design With WEBENCH® Tools*

[Click](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=SN65HVD82&origin=ODS&litsection=application) here to create a custom design using the SN65HVD82 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{\text{IN}})$ , output voltage  $(V_{\text{OUT}})$ , and output current  $(I_{\text{OUT}})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance



# **Typical Application (continued)**

- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH.](http://www.ti.com/lsds/ti/analog/webench/overview.page?DCMP=sva_web_webdesigncntr_en&HQS=sva-web-webdesigncntr-vanity-lp-en)

# *9.2.2.2 Isolated Bus Node Design*

Many RS-485 networks use isolated bus nodes to prevent the creation of unintended ground loops and their disruptive impact on signal integrity. An isolated bus node typically includes a micro controller that connects to the bus transceiver via a multi-channel, digital isolator [\(Figure](#page-18-1) 25).

Power isolation is accomplished using the push-pull transformer driver SN6501 and a low-cost LDO, TPS76350

Signal isolation utilizes the quadruple digital isolator ISO7241. Notice that both enable inputs, EN1 and EN2, are pulled-up via 4.7-k $\Omega$  resistors to limit their input currents during transient events.

While the transient protection is similar to the one in [Figure](#page-17-1) 24 (left circuit), an additional high-voltage capacitor is used to divert transient energy from the floating RS-485 common further towards Protective Earth (PE) ground. This is necessary as noise transients on the bus are usually referred to Earth potential.

 $R_{VH}$  refers to a high-voltage resistor, and in some applications even a varistor. This resistance is applied to prevent charging of the floating ground to dangerous potentials during normal operation.

Occasionally varistors are used instead of resistors in order to rapidly discharge  $C_{HV}$ , if it is expected that fast transients might charge  $C_{HV}$  to high-potentials.

Note that the PE island represents a copper island on the PCB for the provision of a short, thick Earth wire connecting this island to PE ground at the entrance of the power supply unit (PSU).

In equipment designs using a chassis, the PE connection is usually provided through the chassis itself. Typically the PE conductor is tied to the chassis at one end while the high-voltage components,  $C_{HV}$  and  $R_{HV}$ , are connecting to the chassis at the other end.



# **9.2.3 Application Curve**

**Figure 26. SN65GVD82 D Input (Top), Differential Output (Middle), and R Output (Bottom), 250 kbps Operation, PRBS Data Pattern**



# <span id="page-20-0"></span>**10 Power Supply Recommendations**

To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100 nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes.

# <span id="page-20-1"></span>**11 Layout**

# <span id="page-20-2"></span>**11.1 Layout Guidelines**

### **11.1.1 Design and Layout Considerations For Transient Protection**

On-chip IEC-ESD protection is good for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore robust and reliable bus node design requires the use of external transient protection devices.

Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, highfrequency layout techniques must be applied during PCB design.

In order for your PCB design to be successful start with the design of the protection circuit in mind.

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
- 2. Use Vcc and ground planes to provide low-inductance. Note that high-frequency currents follow the path of least inductance and not the path of least impedance.
- 3. Design the protection components into the direction of the signal path. Do not force the transients currents to divert from the signal path to reach the protection device.
- 4. Apply 100-nF to 220-nF bypass capacitors as close as possible to the Vcc-pins of transceiver, UART, controller ICs on the board.
- 5. Use at least two vias for Vcc and ground connections of bypass capacitors and protection devices to minimize effective via-inductance.
- 6. Use 1-kΩ to 10-kΩ pullup or pulldown resistors for enable lines to limit noise currents in theses lines during transient events.
- 7. Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus terminals. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- 8. While pure TVS protection is sufficient for surge transients up to 1kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to some 200 mA.

Texas **INSTRUMENTS** 

# **[SN65HVD82](http://www.ti.com.cn/product/cn/sn65hvd82?qgpn=sn65hvd82)**

ZHCSAC4B –OCTOBER 2012–REVISED NOVEMBER 2017 **[www.ti.com.cn](http://www.ti.com.cn)**

# <span id="page-21-0"></span>**11.2 Layout Example**







# <span id="page-22-0"></span>**12** 器件和文档支持

# <span id="page-22-1"></span>**12.1** 器件支持

### **12.1.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

# **12.1.2** 使用 **WEBENCH®** 工具定制设计方案

[单击此处](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=SN65HVD82&origin=ODS&litsection=device_support), 使用 SN65HVD82 器件并借助 WEBENCH® 电源设计器创建定制设计方案。

- 1. 在开始阶段键入输入电压  $(V_{\text{IN}})$ 、输出电压  $(V_{\text{OUT}})$  和输出电流  $(I_{\text{OUT}})$  要求。
- 2. 使用优化器拨盘优化关键设计参数,如效率、封装和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他解决方案进行比较。

WEBENCH Power Designer 提供一份定制原理图以及罗列实时价格和组件可用性的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案导出至常用 CAD 格式
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息, 请访问 [www.ti.com/WEBENCH](http://www.ti.com/lsds/ti/analog/webench/overview.page?DCMP=sva_web_webdesigncntr_en&HQS=sva-web-webdesigncntr-vanity-lp-en)。

### <span id="page-22-2"></span>**12.2** 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 [《使用条款》。](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™** [在线社区](http://e2e.ti.com) *TI* 的工程师对工程师 *(E2E)* 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

[设计支持](http://support.ti.com/) *TI* 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

### <span id="page-22-3"></span>**12.3** 商标

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-22-4"></span>**12.4** 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损

# <span id="page-22-5"></span>**12.5 Glossary**

[SLYZ022](http://www.ti.com/cn/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-22-6"></span>**13** 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更,恕不另行通知 和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。



www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**



**TEXAS** 

# **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024



\*All dimensions are nominal



# **TEXAS NSTRUMENTS**

www.ti.com 25-Sep-2024

# **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com.cn/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司