



Sample &

Buy







SN74LV07A

SCES337K-MAY 2000-REVISED OCTOBER 2014

# SN74LV07A Hex Buffers/Drivers With Open-Drain Outputs

#### 1 Features

- 2-V to 5.5-V V<sub>CC</sub> Operation
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) . > 2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Outputs are Disabled During Power Up • and Power Down With Inputs Tied to V<sub>CC</sub>
- Support Mixed-Mode Voltage Operation on All Ports
- Latch-Up Performance Exceeds 100 mA • Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model
  - 200-V Machine Model
  - 1000-V Charged-Device Model

### 2 Applications

- Servers
- **Telecom Infrastructures**
- **TV Set-Top Boxes**

#### Description 3

These hex buffers/drivers are designed for 2-V to 5.5-V V<sub>CC</sub> operation.

The SN74LV07A device performs the Boolean function Y = A in positive logic.

Device Information $^{(1)}$ 

| Device information. |            |                    |  |  |  |  |  |  |
|---------------------|------------|--------------------|--|--|--|--|--|--|
| PART NUMBER         | PACKAGE    | BODY SIZE (NOM)    |  |  |  |  |  |  |
|                     | TVSOP (14) | 3.60 mm x 4.40 mm  |  |  |  |  |  |  |
|                     | SOIC (14)  | 8.65 mm × 3.91 mm  |  |  |  |  |  |  |
| SN74LV07A           | SOP (14)   | 10.30 mm x 5.30 mm |  |  |  |  |  |  |
|                     | SSOP (14)  | 6.20 mm x 5.30 mm  |  |  |  |  |  |  |
|                     | TSSOP (14) | 5.00 mm x 4.40 mm  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



### 4 Simplified Schematic

2

## **Table of Contents**

| 1 | Feat                            | ures 1                                                                        |  |  |  |  |  |  |  |
|---|---------------------------------|-------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 2 | App                             | lications 1                                                                   |  |  |  |  |  |  |  |
| 3 | Description 1                   |                                                                               |  |  |  |  |  |  |  |
| 4 | Sim                             | olified Schematic 1                                                           |  |  |  |  |  |  |  |
| 5 | Revi                            | sion History 2                                                                |  |  |  |  |  |  |  |
| 6 | Pin Configuration and Functions |                                                                               |  |  |  |  |  |  |  |
| 7 | Spee                            | cifications 4                                                                 |  |  |  |  |  |  |  |
|   | 7.1                             | Absolute Maximum Ratings 4                                                    |  |  |  |  |  |  |  |
|   | 7.2                             | Handling Ratings 4                                                            |  |  |  |  |  |  |  |
|   | 7.3                             | Recommended Operating Conditions 4                                            |  |  |  |  |  |  |  |
|   | 7.4                             | Thermal Information 5                                                         |  |  |  |  |  |  |  |
|   | 7.5                             | Electrical Characteristics5                                                   |  |  |  |  |  |  |  |
|   | 7.6                             | Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V} \dots 5$ |  |  |  |  |  |  |  |
|   | 7.7                             | Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} \dots 5$ |  |  |  |  |  |  |  |
|   | 7.8                             | Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$                           |  |  |  |  |  |  |  |
|   | 7.9                             | Noise Characteristics 6                                                       |  |  |  |  |  |  |  |
|   | 7.10                            | Operating Characteristics6                                                    |  |  |  |  |  |  |  |
|   | 7.11                            | Typical Characteristics 6                                                     |  |  |  |  |  |  |  |
| 8 | Para                            | meter Measurement Information                                                 |  |  |  |  |  |  |  |

### 5 Revision History

| Changes from Revision J (October 2010) to Revision K                              | Page |
|-----------------------------------------------------------------------------------|------|
| Updated document to new TI data sheet format                                      |      |
| Deleted Ordering Information table.                                               | 1    |
| Added Handling Ratings table.                                                     |      |
| Changed MAX operating temperature to 125°C in Recommended Operating Conditions ta | able |
| Added Thermal Information table.                                                  | 5    |
| Added Typical Characteristics.                                                    |      |
| Added Detailed Description section                                                |      |
| Added Application and Implementation section                                      |      |
| Added Power Supply Recommendations and Layout sections                            |      |

| 9  | Deta  | iled Description7                  |
|----|-------|------------------------------------|
|    | 9.1   | Overview                           |
|    | 9.2   | Functional Block Diagram 7         |
|    | 9.3   | Feature Description                |
|    | 9.4   | Device Functional Modes            |
| 10 | Арр   | lication and Implementation8       |
|    | 10.1  | Application Information            |
|    | 10.2  | Typical Application8               |
| 11 | Pow   | er Supply Recommendations          |
| 12 | Layo  | put                                |
|    | 12.1  | Layout Guidelines                  |
|    |       | Layout Example                     |
| 13 | Devi  | ce and Documentation Support 10    |
|    | 13.1  |                                    |
|    | 13.2  | Trademarks 10                      |
|    | 13.3  | Electrostatic Discharge Caution 10 |
|    | 13.4  | Glossary 10                        |
| 14 | Мес   | hanical, Packaging, and Orderable  |
|    | Infor | mation 10                          |

#### EXAS STRUMENTS

www.ti.com

### -



## 6 Pin Configuration and Functions

| SN74LV07A D, DB, DGV, NS, OR PW PACKAGE (TOP VIEW) |                    |  |  |  |  |  |  |
|----------------------------------------------------|--------------------|--|--|--|--|--|--|
|                                                    |                    |  |  |  |  |  |  |
| 1A[ 1                                              | 14 V <sub>CC</sub> |  |  |  |  |  |  |
| 1Y[]2                                              | 13 🛛 6A            |  |  |  |  |  |  |
| 2A 🚺 3                                             | 12 🛛 6Y            |  |  |  |  |  |  |
| 2Y[ 4                                              | 11 🛛 5A            |  |  |  |  |  |  |
| 3A 🛾 5                                             | 10 <b>5</b> Y      |  |  |  |  |  |  |

#### **Pin Functions**

3Y 6

GND 7

9 **[** 4A

8 4Y

| PIN             |     | I/O | DESCRIPTION |  |  |  |
|-----------------|-----|-----|-------------|--|--|--|
| NAME            | NO. | 1/0 | DESCRIPTION |  |  |  |
| 1A              | 1   | I   | 1A Input    |  |  |  |
| 1Y              | 2   | 0   | 1Y Output   |  |  |  |
| 2A              | 3   | I   | 2A Input    |  |  |  |
| 2Y              | 4   | 0   | 2Y Output   |  |  |  |
| ЗA              | 5   | I   | 3A Input    |  |  |  |
| 3Y              | 6   | 0   | 3Y Output   |  |  |  |
| 4A              | 9   | I   | 4A Input    |  |  |  |
| 4Y              | 8   | 0   | 4Y Output   |  |  |  |
| 5A              | 11  | I   | 5A Input    |  |  |  |
| 5Y              | 10  | 0   | 5Y Output   |  |  |  |
| 6A              | 13  | I   | 6A Input    |  |  |  |
| 6Y              | 12  | 0   | 6Y Output   |  |  |  |
| GND             | 7   | _   | Ground Pin  |  |  |  |
| V <sub>CC</sub> | 14  | _   | Power Pin   |  |  |  |

### 7 Specifications

#### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 |                                                                |                         | MIN | MAX | UNIT |  |
|-----------------|----------------------------------------------------------------|-------------------------|-----|-----|------|--|
| $V_{CC}$        | Supply voltage range                                           | Supply voltage range    |     |     |      |  |
| VI              | Input voltage range <sup>(2)</sup>                             | -0.5                    | 7   | V   |      |  |
| Vo              | Voltage range applied to any output in the high-impedance or p | -0.5                    | 7   | V   |      |  |
| I <sub>IK</sub> | Input clamp current                                            | V <sub>1</sub> < 0      |     | -20 | mA   |  |
| I <sub>OK</sub> | Output clamp current                                           | V <sub>O</sub> < 0      |     | -50 | mA   |  |
| I <sub>O</sub>  | Continuous output current                                      | $V_{O} = 0$ to $V_{CC}$ |     | -35 | mA   |  |
|                 | Continuous current through V <sub>CC</sub> or GND              |                         |     | ±50 | mA   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

#### 7.2 Handling Ratings

|                    |                          |                                                                                          | MIN | MAX  | UNIT |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature rang | Storage temperature range                                                                |     |      |      |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 0   | 2000 | N/   |
|                    |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                     |                                                    | MIN                   | MAX                 | UNIT |  |  |  |
|-----------------|-------------------------------------|----------------------------------------------------|-----------------------|---------------------|------|--|--|--|
| V <sub>CC</sub> | Supply voltage                      |                                                    | 2                     | 5.5                 | V    |  |  |  |
|                 |                                     | $V_{CC} = 2 V$                                     | 1.5                   |                     |      |  |  |  |
| V               | Lligh lovel input voltage           | $V_{CC}$ = 2.3 V to 2.7 V                          | V <sub>CC</sub> × 0.7 |                     | V    |  |  |  |
| V <sub>IH</sub> | High level input voltage            | $V_{CC} = 3 V \text{ to } 3.6 V$                   | V <sub>CC</sub> × 0.7 |                     | V    |  |  |  |
|                 |                                     | $V_{CC}$ = 4.5 V to 5.5 V                          | V <sub>CC</sub> × 0.7 |                     |      |  |  |  |
|                 |                                     | $V_{CC} = 2 V$                                     |                       | 0.5                 |      |  |  |  |
| V <sub>IL</sub> |                                     | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$         |                       | $V_{CC} \times 0.3$ | V    |  |  |  |
|                 | Low level input voltage             | $V_{CC} = 3 V \text{ to } 3.6 V$                   |                       | $V_{CC} \times 0.3$ | V    |  |  |  |
|                 |                                     | $V_{CC} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}$ |                       | $V_{CC} \times 0.3$ |      |  |  |  |
| VI              | Input voltage                       |                                                    | 0                     | 5.5                 | V    |  |  |  |
| Vo              | Output voltage                      |                                                    | 0                     | 5.5                 | V    |  |  |  |
|                 |                                     | $V_{CC} = 2 V$                                     |                       | 50                  | μA   |  |  |  |
|                 |                                     | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$         |                       | 2                   |      |  |  |  |
| I <sub>OL</sub> | Low level output current            | $V_{CC} = 3 V \text{ to } 3.6 V$                   |                       | 8                   |      |  |  |  |
|                 |                                     | $V_{CC} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}$ |                       | 16                  |      |  |  |  |
|                 |                                     | $V_{CC}$ = 2.3 V to 2.7 V                          | 200                   |                     |      |  |  |  |
| Δt/Δv           | Input transition rise and fall rate | $V_{CC} = 3 V \text{ to } 3.6 V$                   |                       | ns/V                |      |  |  |  |
|                 |                                     | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$         |                       |                     |      |  |  |  |
| T <sub>A</sub>  | Operating free-air temperature      |                                                    | -40                   | 125                 | °C   |  |  |  |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

#### 7.4 Thermal Information

|                       |                                              | SN74LV07A |         |         |         |         |      |  |
|-----------------------|----------------------------------------------|-----------|---------|---------|---------|---------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D         | DB      | DGV     | NS      | PW      | UNIT |  |
|                       |                                              | 14 PINS   | 14 PINS | 14 PINS | 14 PINS | 14 PINS |      |  |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 100.6     | 112.5   | 135.2   | 95.4    | 128.7   |      |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 51.8      | 65.0    | 57.9    | 52.9    | 57.2    |      |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 54.9      | 59.9    | 68.3    | 51.2    | 70.7    | °C/W |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 25.0      | 25.0    | 9.2     | 17.9    | 9.3     |      |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 54.7      | 59.3    | 67.6    | 53.8    | 70.0    |      |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                                     | V <sub>cc</sub> | SI   | N74LV07A |      | –40°C to 125°C<br>SN74LV07A |    |  |
|------------------|-----------------------------------------------------|-----------------|------|----------|------|-----------------------------|----|--|
|                  |                                                     |                 | MIN  | ΤΥΡ ΜΑΧ  | MIN  | TYP MAX                     |    |  |
|                  | I <sub>OL</sub> = 50 μA                             | 2 V to 5.5 V    |      | 0.1      |      | 0.1                         |    |  |
|                  | I <sub>OL</sub> = 2 mA                              | 2.3 V           |      | 0.4      | Ļ    | 0.4                         | v  |  |
| V <sub>OL</sub>  | I <sub>OL</sub> = 8 mA                              | 3 V             | 0.44 |          | 0.44 |                             | V  |  |
|                  | I <sub>OL</sub> = 16 mA                             | 4.5 V           | 0.55 |          | C    |                             | ]  |  |
| l <sub>l</sub>   | $V_1 = 5.5 V \text{ or GND}$                        | 0 to 5.5 V      |      | ±1       |      | ±1                          | μA |  |
| I <sub>OH</sub>  | $V_{I} = V_{IH},$ $V_{OH} = V_{CC}$                 | 5.5 V           |      | ±2.5     | 5    | ±2.5                        | μA |  |
| I <sub>CC</sub>  | $V_{I} = V_{CC} \text{ or } GND, \qquad I_{O} = 0$  | 5.5 V           |      | 20       | )    | 20                          | μA |  |
| l <sub>off</sub> | $V_1 \text{ or } V_0 = 0 \text{ to } 5.5 \text{ V}$ | 0               |      | Ę        | 5    | 5                           | μA |  |
| C <sub>i</sub>   | $V_{I} = V_{CC}$ or GND                             | 3.3 V           |      | 1.6      |      | 1.6                         | pF |  |

### 7.6 Switching Characteristics, $V_{CC} = 2.5 V \pm 0.2 V$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | ٦   | Γ <sub>A</sub> = 25°C | :                   | SN74L | V07A | -40°C to 12<br>SN74LV0 |     | UNIT |
|------------------|-----------------|----------------|------------------------|-----|-----------------------|---------------------|-------|------|------------------------|-----|------|
|                  | (INPUT)         | (001P01)       | CAFACITANCE            | MIN | TYP                   | MAX                 | MIN   | MAX  | MIN                    | MAX |      |
| t <sub>PLH</sub> | А               | Y              | C <sub>L</sub> = 15 pF |     | 6.6 <sup>(1)</sup>    | 10.4 <sup>(1)</sup> | 1     | 13   | 1                      | 14  |      |
| t <sub>PHL</sub> | A               | Y              |                        |     | 7.5 <sup>(1)</sup>    | 10.4 <sup>(1)</sup> | 1     | 13   | 1                      | 14  | ns   |
| t <sub>PLH</sub> | A               | Y              | C <sub>1</sub> = 50 pF |     | 11.1                  | 15.2                | 1     | 18   | 1                      | 19  | 20   |
| t <sub>PHL</sub> | А               | Y              | C <sub>L</sub> = 50 pr |     | 9.6                   | 15.2                | 1     | 18   | 1                      | 19  | ns   |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

#### 7.7 Switching Characteristics, $V_{cc} = 3.3 V \pm 0.3 V$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| DADAMETED        |   | TO<br>(OUTPUT) |                        | т   | <sub>A</sub> = 25°C |                    | SN74LV07A |     | –40°C to 125°C<br>SN74LV07A |     | UNIT |
|------------------|---|----------------|------------------------|-----|---------------------|--------------------|-----------|-----|-----------------------------|-----|------|
|                  |   | CAPACITANCE    | MIN                    | TYP | MAX                 | MIN                | MAX       | MIN | MAX                         |     |      |
| t <sub>PLH</sub> | А | Y              | C = 15  pc             |     | 5 <sup>(1)</sup>    | 7.1 <sup>(1)</sup> | 1         | 8.5 | 1                           | 9.5 | 20   |
| t <sub>PHL</sub> | A | Y              | C <sub>L</sub> = 15 pF |     | 5 <sup>(1)</sup>    | 7.1 <sup>(1)</sup> | 1         | 8.5 | 1                           | 9.5 | ns   |
| t <sub>PLH</sub> | А | Y              | C <sub>1</sub> = 50 pF |     | 8.2                 | 10.6               | 1         | 12  | 1                           | 13  |      |
| t <sub>PHL</sub> | А | Y              | C <sub>L</sub> = 50 pr |     | 6.6                 | 10.6               | 1         | 12  | 1                           | 13  | ns   |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

### 7.8 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$

| PARAMETER FROM     |             | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | ٦   | Γ <sub>A</sub> = 25°C |                    | SN74LV07A |     | –40°C to 125°C<br>SN74LV07A |     | UNIT |
|--------------------|-------------|----------------|------------------------|-----|-----------------------|--------------------|-----------|-----|-----------------------------|-----|------|
| (INPUT) (OUTPUT) C | CAPACITANCE | MIN            | TYP                    | MAX | MIN                   | МАХ                | MIN       | MAX |                             |     |      |
| t <sub>PLH</sub>   | А           | Y              | 0 45 -5                |     | 3.8                   | 5.5 <sup>(1)</sup> | 1         | 6.5 | 1                           | 7.2 | 3    |
| t <sub>PHL</sub>   | А           | Y              | C <sub>L</sub> = 15 pF |     | 3.4 <sup>(1)</sup>    | 5.5 <sup>(1)</sup> | 1         | 6.5 | 1                           | 7.2 | ns   |
| t <sub>PLH</sub>   | А           | Y              | 0 50 55                |     | 5.7                   | 7.5                | 1         | 8.5 | 1                           | 9.2 | 3    |
| t <sub>PHL</sub>   | А           | Y              | C <sub>L</sub> = 50 pF |     | 4.5                   | 7.5                | 1         | 8.5 | 1                           | 9.2 | ns   |

operating free-air temperature range (unless otherwise noted) (see Figure 3)

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

#### 7.9 Noise Characteristics<sup>(1)</sup>

 $V_{CC} = 3.3 \text{ V}, \text{ C}_{L} = 50 \text{ pF}, \text{ T}_{A} = 25^{\circ}\text{C}$ 

|                    | PARAMETER                                     | MIN  | TYP  | MAX  | UNIT |
|--------------------|-----------------------------------------------|------|------|------|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.4  | 0.8  | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic VOL             |      | -0.1 | -0.8 | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 3.2  |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.31 |      |      | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |      |      | 0.99 | V    |

(1) Characteristics are for surface-mount packages only.

#### 7.10 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                     | TEST C                                            | ONDITIONS   | V <sub>cc</sub> | TYP | UNIT |
|-----------------|-------------------------------|---------------------------------------------------|-------------|-----------------|-----|------|
| 0               | Dower dissinction constitutes | $C_1 = 50 \text{ pF}, \text{ f} = 10 \text{ MHz}$ | f 10 MU     | 3.3 V           | 2.9 | ~ [  |
| C <sub>pd</sub> | Power dissipation capacitance | $C_{L} = 50 \text{ pr},$                          | f = 10  MHz | 5 V             | 5.3 | рн   |

### 7.11 Typical Characteristics





#### 8 Parameter Measurement Information



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns.
- C. The outputs are measured one at a time, with one input transition per measurement.

#### Figure 3. Load Circuit and Voltage Waveforms

#### 9 Detailed Description

#### 9.1 Overview

The outputs of the SN74LV07A device are open drain and can be connected to other open-drain outputs to implement active-low wired-OR or active-high wired-AND functions. The maximum sink current is 16 mA at 5-V V<sub>CC</sub>. Inputs can be driven from 2.5-V, 3.3-V, or 5-V (CMOS) devices. This feature allows the use of the SN74LV07A device as a translator in a mixed-system environment. This device is fully specified for partial power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, thus preventing a damaging current backflow through the device when it is powered down.

#### 9.2 Functional Block Diagram



Figure 4. Logic Diagram, Each Buffer/Driver (Positive Logic)

#### 9.3 Feature Description

- Wide operating voltage range
  - Operates from 2 V to 5.5 V
- Allows up or down voltage translation
  - Inputs and outputs accept voltages to 5.5 V
- I<sub>off</sub> feature
  - Allows voltages on the inputs and outputs when  $V_{CC}$  is 0 V

#### 9.4 Device Functional Modes

#### Table 1. Function Table (Each Buffer/Driver)

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| Н          | Н           |
| L          | L           |

INSTRUMENTS

www.ti.com

#### **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

The SN74LV07A device is a low drive, open-drain CMOS device that can be used for a multitude of buffer type functions. The inputs are 5.5-V tolerant. The outputs are open drain and 5.5-V tolerant; thus, allowing the device to translate up to 5.5 V or down to any other voltage between GND and 5.5 V.

#### **10.2 Typical Application**





#### 10.2.1 Design Requirements

This device uses CMOS technology and is open drain, so it has low output drive only. Care should be taken to avoid bus contention, because it can drive currents that would exceed maximum limits. Parallel output drive can create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in the Recommended Operating Conditions table.
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid  $V_{CC}$ .
- 2. Recommended Output Conditions:
  - Load currents should not exceed 35 mA per output and 50 mA total for the part.



#### **Typical Application (continued)**

#### 10.2.3 Application Curves



#### **11** Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions*. Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple V<sub>CC</sub> terminals then 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power terminal. It is acceptable to parallel multiple bypass capacitor reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

#### 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver.

#### 12.2 Layout Example





# **13 Device and Documentation Support**

### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|------------------------|---------------------|---------------------|
| SN74LV07A | Click here     | Click here   | Click here             | Click here          | Click here          |

#### Table 2. Related Links

#### 13.2 Trademarks

All trademarks are the property of their respective owners.

#### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.4 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN74LV07AD       | OBSOLETE      | SOIC         | D                  | 14   |                | TBD             | Call TI                              | Call TI              | -40 to 125   | LV07A                   |         |
| SN74LV07ADBR     | ACTIVE        | SSOP         | DB                 | 14   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV07A                   | Samples |
| SN74LV07ADGVR    | ACTIVE        | TVSOP        | DGV                | 14   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV07A                   | Samples |
| SN74LV07ADR      | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 125   | LV07A                   | Samples |
| SN74LV07ADRG4    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV07A                   | Samples |
| SN74LV07ANS      | OBSOLETE      | SOP          | NS                 | 14   |                | TBD             | Call TI                              | Call TI              |              | 74LV07A                 |         |
| SN74LV07ANSR     | ACTIVE        | SOP          | NS                 | 14   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 74LV07A                 | Samples |
| SN74LV07APW      | OBSOLETE      | TSSOP        | PW                 | 14   |                | TBD             | Call TI                              | Call TI              | -40 to 125   | LV07A                   |         |
| SN74LV07APWR     | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 125   | LV07A                   | Samples |
| SN74LV07APWRG3   | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 125   | LV07A                   | Samples |
| SN74LV07APWRG4   | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV07A                   | Samples |
| SN74LV07APWT     | OBSOLETE      | TSSOP        | PW                 | 14   |                | TBD             | Call TI                              | Call TI              | -40 to 125   | LV07A                   |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LV07ADBR               | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LV07ADGVR              | TVSOP           | DGV                | 14 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV07ADR                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV07ADR                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV07ADRG4              | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV07ADRG4              | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV07ANSR               | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV07APWR               | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV07APWR               | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV07APWR               | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV07APWRG3             | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.85       | 5.45       | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV07APWRG4             | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV07APWRG4             | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

6-Feb-2025



| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV07ADBR   | SSOP         | DB              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV07ADGVR  | TVSOP        | DGV             | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV07ADR    | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74LV07ADR    | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74LV07ADRG4  | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74LV07ADRG4  | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74LV07ANSR   | SOP          | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV07APWR   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV07APWR   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV07APWR   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV07APWRG3 | TSSOP        | PW              | 14   | 2000 | 366.0       | 364.0      | 50.0        |
| SN74LV07APWRG4 | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV07APWRG4 | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# **D0014A**



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **DB0014A**



# **PACKAGE OUTLINE**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150.



# DB0014A

# **EXAMPLE BOARD LAYOUT**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0014A

# **EXAMPLE STENCIL DESIGN**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



# **PW0014A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0014A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0014A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated