











UCC27324-Q1

ZHCSIF6D - MARCH 2008 - REVISED NOVEMBER 2023

# UCC27324-Q1 双通道 4A 峰值高速低侧电源 MOSFET 驱动器

# 1 特性

- 符合汽车应用要求
- 业界通用引脚排列
- 可在米勒平坦区提供 ±4A 的高电流驱动
- 即使在低电源电压下也能实现高效的恒流源
- 与电源电压无关的 TTL 和 CMOS 兼容输入
- 1.8nF 负载时的上升时间和下降时间典型值分别为 20ns 和 15ns
- 输入下降和上升时的典型传播延迟时间分别为 25ns 和 35ns
- 电源电压为 4V 至 15V
- 电源电流为 0.3mA
- 可以并联双输出以获得更高的驱动电流
- T」额定值范围为 40°C 至 125°C
- 并联双极和 CMOS 晶体管的 TrueDrive™ 输出架构

## 2 应用

- 开关电源供电
- 直流/直流转换器
- 电机控制器
- 线路驱动器
- D类开关放大器

## 3 说明

UCC27324-Q1 高速双路 MOSFET 驱动器可向容性负 载提供大峰值电流。通过使用本身能够最大限度减少击 穿电流的设计,这些驱动器可在 MOSFET 开关切换期 间,在米勒平坦区域提供最需要的 4A 电流。独特的双 极和 MOSFET 混合输出级并联,可在低电源电压下实 现高效的拉电流和灌电流。

该器件采用标准的 SOIC-8 (D) 封装。

#### 器件信息

| 器件型号        | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |
|-------------|-------------------|-----------------|
| UCC27324-Q1 | SOIC (8)          | 4.90mm × 3.91mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附



方框图



# **Table of Contents**

| a to the                    |    |
|-----------------------------|----|
| 特性                          | 1  |
| 应用                          | 1  |
| 说明                          | 1  |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
|                             |    |
| 6.4 Device Functional Modes |    |
|                             | 说明 |

| Application and implementation          | 10 |
|-----------------------------------------|----|
| 7.1 Application Information             | 10 |
| 7.2 Typical Application                 |    |
| 8 Power Supply Recommendations          | 15 |
| 9 Layout                                | 16 |
| 9.1 Layout Guidelines                   |    |
| 9.2 Layout Example                      | 17 |
| 9.3 Thermal Considerations              |    |
| 10 Device and Documentation Support     | 18 |
| <b>10.1</b> 第三方产品免责声明                   |    |
| 10.2 Documentation Support              |    |
| 10.3 接收文档更新通知                           |    |
| 10.4 支持资源                               | 18 |
| 10.5 Trademarks                         | 18 |
| 10.6 静电放电警告                             | 18 |
| 10.7 术语表                                |    |
| 11 Revision History                     |    |
| 12 Mechanical, Packaging, and Orderable |    |
| Information                             | 19 |
|                                         |    |

# **4 Pin Configuration and Functions**



NC - No internal connection

# 图 4-1. D Package 8-Pin SOIC Top View

表 4-1. Pin Functions

| PIN |                 | I/O   | DESCRIPTION                                                                                                                                                                                    |
|-----|-----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME            | - 1/0 | DESCRIPTION                                                                                                                                                                                    |
| 1   | NC              | _     | No connection. Should be grounded.                                                                                                                                                             |
| 2   | INA             | 1     | Input A. Input signal of the A driver. Has logic-compatible threshold and hysteresis. If not used, this input should be tied to either $V_{\text{DD}}$ or GND. It should not be left floating. |
| 3   | GND             | _     | Common ground. Should be connected very closely to the source of the power MOSFET that the driver is driving.                                                                                  |
| 4   | INB             | I     | Input B. Input signal of the B driver. Has logic-compatible threshold and hysteresis. If not used, this input should be tied to either $V_{\text{DD}}$ or GND. It should not be left floating. |
| 5   | ОИТВ            | 0     | Driver output B. The output stage can provide 4-A drive current to the gate of a power MOSFET.                                                                                                 |
| 6   | V <sub>DD</sub> | I     | Supply. Supply voltage and the power input connection for this device.                                                                                                                         |
| 7   | OUTA            | 0     | Driver output A. The output stage can provide 4-A drive current to the gate of a power MOSFET.                                                                                                 |
| 8   | NC              | _     | No connection. Should be grounded.                                                                                                                                                             |

Product Folder Links: UCC27324-Q1



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                   |                                          |                         | MIN   | MAX | UNIT |
|-------------------|------------------------------------------|-------------------------|-------|-----|------|
| $V_{DD}$          | Supply voltage                           |                         | - 0.3 | 16  | V    |
|                   | Output current (OUTA, OUTB)              | DC, I <sub>OUT_DC</sub> |       | 0.3 | _    |
| I <sub>O</sub>    | Pulsed (0.5 µs), I <sub>OUT_PULSED</sub> |                         |       | 4.5 | A    |
| TJ                | Junction operating temperature           |                         | - 55  | 150 | °C   |
| T <sub>lead</sub> | Lead temperature                         |                         |       | 300 | °C   |
| T <sub>stg</sub>  | Storage temperature, soldering, 10 s     |                         | - 65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

## 5.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|          |                | MIN | NOM MA | K UNIT | Т |
|----------|----------------|-----|--------|--------|---|
| $V_{DD}$ | Supply voltage | 4   | 1      | 5 V    |   |

## 5.4 Thermal Information

|                        |                                              | UCC27324-Q1 |      |
|------------------------|----------------------------------------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)    | UNIT |
|                        |                                              | 8 PINS      |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 113         | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 61.7        | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 53.2        | °C/W |
| ΨJT                    | Junction-to-top characterization parameter   | 16          | °C/W |
| ψ ЈВ                   | Junction-to-board characterization parameter | 52.7        | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | _           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: UCC27324-Q1
English Data Sheet: SLUS678

Copyright © 2023 Texas Instruments Incorporated

<sup>(2)</sup> All voltages are with respect to GND. Currents are positive into and negative out of the specified terminal.

### 5.5 Overall Electrical Characteristics

 $V_{CC}$  = 4.5 V to 15 V,  $T_A$  = -40°C to 125°C (unless otherwise noted),  $T_A$  =  $T_J$ 

|    | PARAMETER                                | TE         | ST CONDITIONS | MIN | TYP | MAX | UNIT |
|----|------------------------------------------|------------|---------------|-----|-----|-----|------|
|    | I <sub>DD</sub> Static operating current | INA = 0 V  | INB = 0 V     |     | 2   | 80  | _    |
|    |                                          |            | INB = HIGH    |     | 300 | 450 |      |
| DD |                                          |            | INB = 0 V     |     | 300 | 450 | μA   |
|    |                                          | INA = HIGH | INB = HIGH    |     | 600 | 800 | ,    |

## 5.6 Power Dissipation Characteristics

over operating free-air temperature range (unless otherwise noted)

|       | PARAMETER         | TEST CONDITIONS       | MIN TYP | MAX | UNIT       |
|-------|-------------------|-----------------------|---------|-----|------------|
| $P_D$ | Power dissipation | T <sub>A</sub> = 25°C | 650     | mW  | μ <b>A</b> |

## 5.7 Input (INA, INB) Electrical Characteristics

 $V_{CC}$  = 4.5 V to 15 V,  $T_A$  = -40°C to 125°C (unless otherwise noted)

|                 | PARAMETER               | TEST CONDITIONS                                 | MIN  | TYP | MAX | UNIT       |
|-----------------|-------------------------|-------------------------------------------------|------|-----|-----|------------|
| V <sub>IH</sub> | Logic 1 input threshold |                                                 | 1.6  | 2.2 | 2.5 | V          |
| V <sub>IL</sub> | Logic 0 input threshold |                                                 | 1.8  | 2.7 | 3.5 | V          |
|                 | Input current           | $0 \text{ V} \leqslant V_{IN} \leqslant V_{DD}$ | - 10 | 0   | 10  | μ <b>А</b> |

## 5.8 Output (OUTA, OUTB) Electrical Characteristics

 $V_{CC}$  = 4.5 V to 15 V,  $T_A$  = -40°C to 125°C (unless otherwise noted)

|                 | PARAMETER                             | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------------------|----------------------------|-----|-----|-----|------|
|                 | Output current <sup>(1)</sup>         | V <sub>DD</sub> = 14 V     |     | 4   |     | Α    |
| R <sub>OH</sub> | Output resistance high <sup>(2)</sup> | I <sub>OUT</sub> = - 10 mA |     | 0.6 | 1.5 | Ω    |
| R <sub>OL</sub> | Output resistance low <sup>(2)</sup>  | I <sub>OUT</sub> = 10 mA   |     | 0.4 | 1   | Ω    |

<sup>(1)</sup> Parameter not tested in production

### 5.9 Switching Characteristics

 $V_{CC}$  = 4.5 V to 15 V,  $T_A$  = -40°C to 125°C (unless otherwise noted) (see  $\boxed{8}$  5-1)

| 00              | · , A                              | , ( , , - ,                | - / |     |     |      |  |  |  |
|-----------------|------------------------------------|----------------------------|-----|-----|-----|------|--|--|--|
|                 | PARAMETER                          | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |  |  |  |
| t <sub>R</sub>  | Rise time (OUTA, OUTB)             | C <sub>LOAD</sub> = 1.8 nF |     | 20  | 40  | ns   |  |  |  |
| t <sub>F</sub>  | Fall time (OUTA, OUTB)             | C <sub>LOAD</sub> = 1.8 nF |     | 15  | 40  | ns   |  |  |  |
| t <sub>D1</sub> | Delay time, IN rising (IN to OUT)  | C <sub>LOAD</sub> = 1.8 nF |     | 25  | 40  | ns   |  |  |  |
| t <sub>D2</sub> | Delay time, IN falling (IN to OUT) | C <sub>LOAD</sub> = 1.8 nF |     | 35  | 50  | ns   |  |  |  |

Product Folder Links: UCC27324-Q1

提交文档反馈

<sup>(2)</sup> Output pullup resistance here is a DC measurement that measures resistance of PMOS structure only, not N-channel structure.





图 5-1. Switching Waveforms for Noninverting Driver

# **5.10 Typical Characteristics**



Product Folder Links: UCC27324-Q1



## **6 Detailed Description**

### 6.1 Overview

The UCC27324-Q1 device represents Texas Instruments' latest generation of dual-channel, low-side, high-speed gate-driver devices featuring a 4-A source and sink capability. With industry leading switching characteristics, automotive qualification, and a host of other features shown on the first page, the UCC27324-Q1 provides an efficient, robust, and reliable solution to your high current low-side driver needs in automotive applications.

## 6.2 Functional Block Diagram



#### 6.3 Feature Description

## 6.3.1 Input Stage

The input thresholds have a 3.3-V logic sensitivity over the full range of  $V_{DD}$  voltage, yet it is equally compatible with 0 V to  $V_{DD}$  signals.

The inputs of UCC27324-Q1 device are designed to withstand 500-mA reverse current without damage to the device or logic upset. The input stage of each driver should be driven by a signal with a short rise or fall time. This condition is satisfied in typical power-supply applications, where the input signals are provided by a PWM controller or logic gates with fast transition times (<200 ns). The input stages to the drivers function as a digital gate, and they are not intended for applications where a slow changing input voltage is used to generate a switching output when the logic threshold of the input section is reached. While this may not be harmful to the driver, the output of the driver may switch repeatedly at a high frequency.

Users should not attempt to shape the input signals to the driver in an attempt to slow down (or delay) the signal at the output. If limiting the rise or fall times to the power device is desired, limit the rise or fall times to the power device, then an external resistance can be added between the output of the driver and the load device, which is generally a power MOSFET gate. The external resistor also may help remove power dissipation from the device package, as discussed in the # 9.3 section.

#### 6.3.2 Output Stage

Noninverting outputs of the UCC27324-Q1 are intended to drive external N-channel MOSFETs.

Each output stage is capable of supplying  $\pm 4$ -A peak current pulses and swings to both  $V_{DD}$  and GND. The pullup and pulldown circuits of the driver are constructed of bipolar and MOSFET transistors in parallel. The peak output current rating is the combined current from the bipolar and MOSFET transistors. The output resistance is the  $R_{DS(ON)}$  of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor. Each output stage also provides a very low impedance to overshoot and undershoot, due to the body diode of the external MOSFET. This means that, in many cases, external Schottky-clamp diodes are not required.

The UCC27324-Q1 device delivers a 4-A gate drive when it is most needed during the MOSFET switching transition—at the Miller plateau region—providing improved efficiency gains. A unique bipolar and MOSFET hybrid output stage in parallel also allows efficient current sourcing at low supply voltages.

#### 6.4 Device Functional Modes

表 6-1 lists the device functions.

表 6-1. Function Table

| A C 1.1 dilotto in rabic |     |                        |      |  |  |  |  |  |  |  |
|--------------------------|-----|------------------------|------|--|--|--|--|--|--|--|
| INP                      | UTS | UCC27324-Q1<br>OUTPUTS |      |  |  |  |  |  |  |  |
| INA                      | INB | OUTA                   | OUTB |  |  |  |  |  |  |  |
| L                        | L   | L                      | L    |  |  |  |  |  |  |  |
| L                        | Н   | L                      | Н    |  |  |  |  |  |  |  |
| Н                        | L   | Н                      | L    |  |  |  |  |  |  |  |
| Н                        | Н   | Н                      | Н    |  |  |  |  |  |  |  |

Product Folder Links: UCC27324-Q1

提交文档反馈



## 7 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 7.1 Application Information

High-frequency power supplies often require high-speed high-current drivers such as the UCC27324-Q1 device. A leading application is the need to provide a high-power buffer stage between the PWM output of the control device and the gates of the primary power MOSFET or IGBT switching devices. In other cases, the driver is used to drive the power device gates through a drive transformer. Synchronous rectification supplies must also simultaneously drive multiple devices, which can present an extremely large load to the control circuitry.

Drivers are used when using the primary PWM regulator to directly drive the switching devices is not feasible for one or more reasons. The PWM device may not have the brute drive capability required for the intended switching MOSFET, limiting the switching performance in the application. In other cases, minimizing the effect of high-frequency switching noise by placing the high-current driver physically close to the load may be necessary. Also, newer devices that target the highest operating frequencies may not incorporate onboard gate drivers at all. The PWM outputs are intended to drive only the high-impedance input to a driver such as the UCC27324-Q1. Finally, the control device may be under thermal stress because power dissipation, and an external driver can help by moving the heat from the controller to an external package.

### 7.1.1 Parallel Outputs

The A and B drivers may be combined into a single driver by connecting the INA an INB inputs together and the OUTA and OUTB outputs together (respectively). Then, a single signal can control the paralleled combination as shown in 图 7-1.



图 7-1. Combined Input and Output Configuration

Product Folder Links: UCC27324-Q1

Copyright © 2023 Texas Instruments Incorporated

### 7.2 Typical Application



图 7-2. Typical Application Schematic

#### 7.2.1 Design Requirements

When selecting the proper gate driver device for an end application, some design considerations must be evaluated first to make the most appropriate selection. These design considerations include V<sub>DD</sub>, drive current, and power dissipation.

### 7.2.2 Detailed Design Procedure

#### 7.2.2.1 Propagation Delay

The acceptable propagation delay from the gate driver is dependent on the switching frequency at which it is used and the acceptable level of pulse distortion to the system. The UCC27324-Q1 device features fast 25-ns propagation delays which ensures very little pulse distortion and allows operation at high frequencies. See the # 5.9 table for the propagation and switching characteristics of the UCC27324-Q1 device.

#### 7.2.2.2 Source and Sink Capabilities During Miller Plateau

Large power MOSFETs present a large load to the control circuitry. Proper drive is required for efficient, reliable operation. The UCC27324-Q1 drivers have been optimized to provide maximum drive to a power MOSFET during the Miller plateau region of the switching transition. This interval occurs while the drain voltage is swinging between the voltage levels dictated by the power topology, requiring the charging or discharging of the draingate capacitance with current supplied or removed by the driver.

Two circuits are used to test the current capabilities of the UCC27324-Q1 driver. In each case, external circuitry is added to clamp the output near 5 V while the device is sinking or sourcing current. An input pulse of 250 ns is applied at a frequency of 1 kHz in the proper polarity for the respective test. In each test, there is a transient period when the current peaked up and then settled down to a steady-state value. The noted current measurements are made at a time of 200 ns after the input pulse is applied, after the initial transient.

The circuit in 🛚 7-3 is used to verify the current sink capability when the output of the driver is clamped at approximately 5 V, a typical value of gate-source voltage during the Miller plateau region. The UCC27324-Q1 is found to sink 4.5 A at  $V_{DD}$  = 15 V and 4.28 A at  $V_{DD}$  = 12 V.

Product Folder Links: UCC27324-Q1

Copyright © 2023 Texas Instruments Incorporated

提交文档反馈





图 7-3. Current Sink Test Circuit

The circuit in  $\boxed{8}$  7-4 is used to test the current source capability with the output clamped to approximately 5 V with a string of Zener diodes. The UCC27324-Q1 device can source 4.8 A at  $V_{DD}$  = 15 V and 3.7 A at  $V_{DD}$  = 12 V.



图 7-4. Current Source Test Circuit

#### 备注

The current-sink capability is slightly stronger than the current source capability at lower  $V_{DD}$  because of the differences in the structure of the bipolar-MOSFET power output section, where the current source is a P-channel MOSFET and the current sink has an N-channel MOSFET.

Copyright © 2023 Texas Instruments Incorporated

In a large majority of applications, the fact that the turn-off capability of a driver is stronger than the turn-on capability is advantageous which helps to ensure that the MOSFET is held off during common power-supply transients that may turn the device back on.

## 7.2.2.3 Supply Voltage (V<sub>DD</sub>)

Although quiescent  $V_{DD}$  current is very low, total supply current is higher, depending on the OUTA and OUTB current and the programmed oscillator frequency. The total  $V_{DD}$  current is the sum of quiescent  $V_{DD}$  current and the average OUT current. With the known operating frequency and the MOSFET gate charge ( $Q_g$ ), use 方程式 1 to calculate the average OUT current.

$$I_{OUT} = Q_q \times f \tag{1}$$

where

f is frequency

For the best high-speed circuit performance, two  $V_{DD}$  bypass capacitors are recommended to prevent noise problems. The use of surface mount components is highly recommended. A 0.1-  $\mu$  F ceramic capacitor must be located closest to the  $V_{DD}$  to ground connection. In addition, a larger capacitor (such as 1-  $\mu$  F) with relatively low ESR must be connected in parallel, to help deliver the high current peaks to the load. The parallel combination of capacitors must present a low impedance characteristic for the expected current levels in the driver application

#### 7.2.2.4 Drive Current and Power Requirements

The UCC27324-Q1 drivers are capable of delivering 4 A of current to a MOSFET gate for a period of several hundred nanoseconds. High peak current is required to quickly turn on the device. Then, to turn off the device, the driver is required to sink a similar amount of current to ground. This repeats at the operating frequency of the power device. A MOSFET is used in this discussion, because it is the most common type of switching device used in high-frequency power-conversion equipment.

Reference [1] in the # 10.2.1 section discuss the current required to drive a power MOSFET and other capacitive-input switching devices and includes information on the previous generation of bipolar gate drivers.

When a driver is tested with a discrete capacitive load, calculating the power that is required from the bias supply is fairly simple. Use <math> 方程式 2 to calculate the energy that must be transferred from the bias supply to charge the capacitor.

$$E = \frac{1}{2}CV^2 \tag{2}$$

where

- · C is the load capacitor
- V is the bias voltage feeding the driver

An equal amount of energy transferred to ground when the capacitor is discharged which leads to power loss. Use 方程式 3 to calculate this power loss.

$$P = 2 \times \frac{1}{2}CV^{2}f$$
(3)

where

f is the switching frequency

This power is dissipated in the resistive elements of the circuit. Thus, with no external resistor between the driver and gate, this power is dissipated inside the driver. Half of the total power is dissipated when the capacitor is charged, and the other half is dissipated when the capacitor is discharged. An actual example using the conditions of the previous gate drive waveform should help clarify this.

Use 方程式 4 to calculate the power loss with the following values:  $V_{DD}$  = 12 V,  $C_{LOAD}$  = 10 nF, and f = 300 kHz.

Copyright © 2023 Texas Instruments Incorporated

提交文档反馈



$$P = 10 \text{ nF} \times (12)^2 \times (300 \text{ kHz}) = 0.432 \text{ W}$$
 (4)

For a 12-V supply, use 方程式 5 to calculate the current

$$I = P / V = 0.432 \text{ W} / 12 \text{ V} = 0.036 \text{ A}$$
 (5)

The actual current measured from the supply was 0.037 A, which is very close to the predicted value. But, the  $I_{DD}$  current that is due to the internal consumption should be considered. With no load, the current draw is 0.0027 A. Under this condition, the output rise and fall times are faster than with a load. This could lead to an almost insignificant, yet measurable current due to cross-conduction in the output stages of the driver. However, these small current differences are buried in the high-frequency switching spikes and are beyond the measurement capabilities of a basic lab setup. The measured current with 10-nF load is reasonably close to the expected value.

The switching load presented by a power MOSFET can be converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain of the device between the on and off states. Most manufacturers provide specifications that provide the typical and maximum gate charge, in nC, to switch the device under specified conditions. Using the gate charge  $Q_g$ , one can determine the power that must be dissipated when charging a capacitor. Use and the equivalence  $Q_g =$  CeffV to calculate this power.

$$P = C \times V^2 \times f = V \times Q_{\alpha} \times f \tag{6}$$

方程式 6 allows a power designer to calculate the bias power required to drive a specific MOSFET gate at a specific bias voltage.

#### 7.2.3 Application Curve

▼ 7-5 shows the circuit performance achievable with a single driver (half of the 8-pin device) driving a 10-nF load. The input pulse width (not shown) is set to 300 ns to show both transitions in the output waveform. The rising and falling edges of the switching waveforms are fairly linear which is because of the constant output current characteristic of the driver as opposed to the resistive output impedance of traditional MOSFET-based gate drivers.

Sink and source currents of the driver are dependent upon the  $V_{DD}$  value and the output capacitive load. The larger the  $V_{DD}$  value the higher the current capability, and the larger the capacitive load the higher the current sink/source capability. Trace resistance and inductance, including wires and cables for testing, slows down the rise and fall times of the outputs which reduces the current capabilities of the driver. To achieve higher current results, reduce resistance and inductance on the board as much as possible and increase the capacitive output load value to swap out the effect of the inductance values.

Product Folder Links: UCC27324-Q1



图 7-5. Single Driver With 10-nF Load, 300-ns Pulse-Width Input

# **8 Power Supply Recommendations**

The bias supply voltage range for which the UCC27324-Q1 device is rated to operate is from 4 V to 15 V. A quiet, robust power supply capable of delivering at least 4 A should be used to ensure proper operation of the device.



# 9 Layout

## 9.1 Layout Guidelines

For the best high-speed circuit performance, two  $V_{DD}$  bypass capacitors are recommended to prevent noise problems. The use of surface-mount components is highly recommended. A 0.1-  $\mu$  F ceramic capacitor should be located closest to the  $V_{DD}$  to ground connection. In addition, a larger capacitor (such as 1-  $\mu$  F) with relatively low ESR should be connected in parallel, to help deliver the high current peaks to the load. The parallel combination of capacitors should present a low-impedance characteristic for the expected current levels in the driver application.

In a power driver operating at high frequency, it is a significant challenge to get clean waveforms without much overshoot/undershoot and ringing. The low output impedance of these drivers produces waveforms with high  $\Delta$  i/  $\Delta$  t. This tends to induce ringing in the parasitic inductances. Utmost care must be used in the circuit layout. It is advantageous to connect the driver as close as possible to the leads. The driver layout has ground on the opposite side of the output, so the ground should be connected to the bypass capacitors and the load with copper trace as wide as possible. These connections also should be made with a small enclosed loop area to minimize the inductance.

PCB layout is a critical step in the production process in high-current fast-switching circuits to ensure appropriate operation and design robustness. The UCC27324-Q1 MOSFET driver is capable of delivering large current peaks with rapid rise and fall times at the gate of a power MOSFET to facilitate voltage transitions quickly. At higher  $V_{DD}$  voltages, the peak current capability is even higher. High di/dt causes unacceptable ringing if the trace lengths and impedances are not well controlled.

- Locate the driver device as close as possible to the power device in order to minimize the length of highcurrent traces between the output pins and the gate of the MOSFET being driven.
- Star-point grounding is a good way to minimize noise coupling from one current loop to another. The GND of
  the driver is connected the other circuit nodes such as the source of the power MOSFET and ground of the
  PWM controller at one single point. The connected paths must be as short as possible to reduce inductance
  and be as wide as possible to reduce resistance.
- Use a ground plane to provide noise shielding. Fast rise and fall times at OUT may corrupt the input signals
  during transition. The ground plane must not be a conduction path for any current loop. Instead, the ground
  plane must be connected to the star-point with one single trace to establish the ground potential. In addition
  to noise shielding, the ground plane can help with thermal protection.
- Tie pins 1 and 8 to GND to eliminate any chance of noise causing malfunction on a floating node.

Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *UCC27324-Q1* 



## 9.2 Layout Example



图 9-1. UCC27324-Q1 Layout Example

#### 9.3 Thermal Considerations

The useful range of a driver is greatly affected by the drive power requirements of the load and the thermal characteristics of the package. For a power driver to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The UCC27324-Q1 device of drivers is available in three different packages to cover a range of application requirements.

As shown in # 5.4, the SOIC-8 (D) package has power ratings of approximately 0.5 W at  $T_A$  = 70°C. This limit is imposed in conjunction with the power derating factor also given in the table. Note that the power dissipation in our earlier example is 0.432 W with a 10-nF load, 12-V  $V_{DD}$ , switched at 300 kHz. Thus, only one load of this size could be driven using the D or P package, even if the two onboard drivers are paralleled. The difficulties with heat removal limit the drive available in the older packages.

Product Folder Links: UCC27324-Q1



# 10 Device and Documentation Support

## 10.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### **10.2 Documentation Support**

#### 10.2.1 Related Documentation

For related documentation see the following:

- Practical Considerations in High Performance MOSFET, IGBT and MCT Gate Drive Circuits, Bill Andreycak, SLUA105
- 2. PowerPAD Thermally Enhanced Package, SLMA002
- 3. PowerPAD Made Easy, SLMA004

## 10.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 10.4 支持资源

TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

#### 10.5 Trademarks

TrueDrive<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

所有商标均为其各自所有者的财产。

### 10.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 10.7 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SLUS678



# 11 Revision History

注:以前版本的页码可能与当前版本的页码不同

| CI | nanges from Revision C (June 2018) to Revision D (November 2023)                                                                                                                                                                                                                           | Page             |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| •  | Changed input threshold voltage values in Input (INA, INB) Electrical Characteristics  Deleted $V_{OH}$ output high level and $V_{OL}$ output low level, changed output resistance high and o low values and deleted Latch-up protection in Output (OUTA, OUTB) Electrical Characteristics | utput resistance |
| •  | Changed title on 图 5-2 and changed 图 5-5 and 图 5-6                                                                                                                                                                                                                                         | 7                |
| CI | nanges from Revision B (September 2015) to Revision C (June 2018)                                                                                                                                                                                                                          | Page             |
|    | Changed Figures 8,10,11 to show non-inverting device internally.  Added to equation 6 to correctly multiply by V.                                                                                                                                                                          |                  |
| CI | nanges from Revision A (April 2012) to Revision B (September 2015)                                                                                                                                                                                                                         | Page             |
| •  | 添加了 <i>ESD 等级</i> 表、特性说明部分、 <i>器件功能模式、应用和实施</i> 部分、 <i>电源相关建议</i> 部分、<br><i>件和文档支持</i> 部分以及 <i>机械、封装和可订购信息</i> 部分                                                                                                                                                                          | 1<br>1<br>1      |
| •  | Deleted Dissipation Ratings table                                                                                                                                                                                                                                                          |                  |
| CI | nanges from Revision * (March, 2008) to Revision A (April, 2012)                                                                                                                                                                                                                           | Page             |
|    | Added $T_A = T_J$ to header of Overall Electrical Characteristics table.  Added an extra paragraph before Figure 5                                                                                                                                                                         |                  |

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

提交文档反馈

www.ti.com 12-Oct-2023

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| UCC27324QDRQ1    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 27324Q                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCC27324-Q1:

# **PACKAGE OPTION ADDENDUM**

www.ti.com 12-Oct-2023

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC27324QDRQ1 | SOIC | D                  | 8 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024



### \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | UCC27324QDRQ1 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司