**ULN2803C** 



# ULN2803C 达林顿晶体管阵列

## 1 特性

- 500mA 额定集电极电流 (单输出)
- 高电压输出:50V
- 输出钳位二极管
- 可兼容各类逻辑的输入

## 2 应用

- 工厂自动化和控制
- 楼宇自动化
- 电器
- IP 网络摄像头
- HVAC 阀门和执行器控制
- 继电器、螺线管和灯驱动
- 步进电机驱动

## 3 说明

ULN2803C 器件是一款 50V、500mA 达林顿晶体管阵 列。该器件由八个 NPN 达林顿对组成,这些达林顿对 具有高电压输出,带有用于开关电感负载的共阴极钳位 二极管。每个达林顿对的集电极电流额定值为 500mA。将达林顿对并联可以提供更高的电流。

应用包括继电器驱动器、电锤驱动器、灯驱动器、显示 驱动器(LED 和气体放电)、线路驱动器和逻辑缓冲 器。ULN2803C 器件的每个达林顿对都具有一个  $2.7k\Omega$  的串联基极电阻,可直接与 TTL 或 5V CMOS 器件配合使用。

### 封装信息

| 器件型号       | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> |
|------------|-------------------|---------------------|
| ULN2803CDW | DW ( SOIC , 20 )  | 12.80mm × 10.3mm    |

- 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1)
- 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。

## Logic Diagram





## **Table of Contents**

| 1 特性                                 | 1 | 7.3 Feature Description                 |                |
|--------------------------------------|---|-----------------------------------------|----------------|
| ,                                    |   | 7.4 Device Functional Modes             | <mark>9</mark> |
|                                      |   | 8 Application and Implementation        | 10             |
| 4 Pin Configuration and Functions    |   | 8.1 Application Information             | 10             |
| 5 Specifications                     |   | 8.2 Typical Application                 | 10             |
| 5.1 Absolute Maximum Ratings         |   | 8.3 Power Supply Recommendations        | 12             |
| 5.2 ESD Ratings                      |   | 8.4 Layout                              | 12             |
| 5.3 Recommended Operating Conditions |   | 9 Device and Documentation Support      | 14             |
| 5.4 Thermal Information              |   | 9.1 接收文档更新通知                            | 14             |
| 5.5 Electrical Characteristics       |   | 9.2 支持资源                                | 14             |
| 5.6 Switching Characteristics        |   | 9.3 Trademarks                          |                |
| 5.7 Typical Characteristics          |   | 9.4 静电放电警告                              |                |
| 6 Parameter Measurement Information  |   | 9.5 术语表                                 |                |
| 7 Detailed Description               |   | 10 Revision History                     |                |
| 7.1 Overview                         |   | 11 Mechanical, Packaging, and Orderable |                |
| 7.2 Functional Block Diagram         |   | Information                             | 14             |
| 3                                    |   |                                         |                |

Product Folder Links: ULN2803C



## **4 Pin Configuration and Functions**



图 4-1. DW Package, 20-Pin SOIC (Top View)

表 4-1. Pin Functions

| F    | PIN    | TYPE  | DESCRIPTION                                                            |  |
|------|--------|-------|------------------------------------------------------------------------|--|
| NAME | NO.    | ITPE  | DESCRIPTION                                                            |  |
| 1B   | 1      |       |                                                                        |  |
| 2B   | 2      |       |                                                                        |  |
| 3B   | 3      |       |                                                                        |  |
| 4B   | 4      |       | Channel 1 through 8 Darlington base input.                             |  |
| 5B   | 5      | !<br> | Chairner i tirrough o Danington base input.                            |  |
| 6B   | 6      |       |                                                                        |  |
| 7B   | 7      |       |                                                                        |  |
| 8B   | 8      |       |                                                                        |  |
| 1C   | 20     |       |                                                                        |  |
| 2C   | 19     |       |                                                                        |  |
| 3C   | 18     |       |                                                                        |  |
| 4C   | 17     | 0     | Channel 1 through 9 Devlington collector quitout                       |  |
| 5C   | 16     |       | Channel 1 through 8 Darlington collector output.                       |  |
| 6C   | 15     |       |                                                                        |  |
| 7C   | 14     |       |                                                                        |  |
| 8C   | 13     |       |                                                                        |  |
| GND  | 9      | _     | Common emitter shared by all channels (typically tied to ground).      |  |
| СОМ  | 12     | I/O   | Common cathode node for flyback diodes (required for inductive loads). |  |
| NC   | 10, 11 | _     | No connect pin.                                                        |  |

## 5 Specifications

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                  | MIN  | MAX  | UNIT |
|------------------|----------------------------------|------|------|------|
| V <sub>CC</sub>  | Collector-emitter voltge         |      | 50   | V    |
| VI               | Input voltage                    |      | 30   | V    |
| Ic               | Peak collector current           |      | 500  | mA   |
| I <sub>OK</sub>  | Output clamp current             |      | 500  | mA   |
| I <sub>MAX</sub> | Total substrate-terminal current |      | -2.5 | Α    |
| TJ               | Junction temperature             | -65  | 150  | °C   |
| T <sub>STG</sub> | Storage temperature              | - 65 | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 5.2 ESD Ratings

|                    |                         |                                                                                         | VALUE | UNIT  |
|--------------------|-------------------------|-----------------------------------------------------------------------------------------|-------|-------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, allpins <sup>(1)</sup>          | ±2000 | \ \ \ |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specificationJESD22-C101, all pins <sup>(2)</sup> | ±500  | V     |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                          | MIN  | TYP | MAX | UNIT |
|-----------------|--------------------------|------|-----|-----|------|
| V <sub>CE</sub> | Collector-emitter voltge | 0    |     | 50  | V    |
| T <sub>J</sub>  | Junction temperature     | - 40 |     | 85  | °C   |

## **5.4 Thermal Information**

|                        |                                              | ULN2803C  |      |
|------------------------|----------------------------------------------|-----------|------|
| THERMAL METRIC(1)      |                                              | DW (SOIC) | UNIT |
|                        |                                              | 20 PINS   |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 75.4      | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 43.4      | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 48.2      | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 16.4      | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 47.5      | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 5.5 Electrical Characteristics

Typical Values are at 25°C

| DADAMETED       | TEST SOURITIONS | _  |     | T)/D |     |      |
|-----------------|-----------------|----|-----|------|-----|------|
| PARAMETER       | TEST CONDITIONS | IA | MIN | TYP  | MAX | UNIT |
| Datasheet Specs |                 |    |     |      |     |      |

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *ULN2803C* 

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less is possible with the necessary precautions. Pins listed may actually have higher performance.

## 5.5 Electrical Characteristics (续)

Typical Values are at 25°C

|                      | PARAMETER                                                 | TEST CONDITIONS                                | T <sub>A</sub> | MIN | TYP  | MAX  | UNIT |
|----------------------|-----------------------------------------------------------|------------------------------------------------|----------------|-----|------|------|------|
|                      |                                                           | V <sub>CE</sub> = 2V, I <sub>C</sub> = 200mA   | 25°C           |     |      | 2.4  | V    |
| V <sub>I(ON)</sub>   | ON-state input voltage                                    | V <sub>CE</sub> = 2V, I <sub>C</sub> = 250mA   | 25°C           |     |      | 2.7  | V    |
|                      |                                                           | V <sub>CE</sub> = 2V, I <sub>C</sub> = 300mA   | 25°C           |     |      | 3    | V    |
|                      | Q 111                                                     | I <sub>I</sub> = 250uA, I <sub>C</sub> = 100mA | 25°C           |     | 0.9  | 1.1  | V    |
| V <sub>CE(SAT)</sub> | V <sub>CE(SAT)</sub> Collector-emmiter saturation voltage | I <sub>I</sub> = 350uA, I <sub>C</sub> = 200mA | 25°C           |     | 1    | 1.3  | V    |
|                      | Januaran vanaga                                           | I <sub>I</sub> = 500uA, I <sub>C</sub> = 350mA | 25°C           |     | 1.2  | 1.6  | V    |
| I <sub>CEX</sub>     | Collector cutoff current                                  | V <sub>CE</sub> = 50V, I <sub>I</sub> = 0A     | 25°C           |     |      | 50   | uA   |
| V <sub>F</sub>       | Clamp forward voltage                                     | I <sub>F</sub> = 350mA                         | 25°C           |     | 1.3  | 2    | V    |
| I <sub>I(OFF)</sub>  | OFF-state input current                                   | V <sub>CE</sub> = 50V, IC = 500uA              | 70°C           | 50  | 65   |      | uA   |
| I <sub>I</sub>       | Input current                                             | V <sub>I</sub> = 3.85V                         | 25°C           |     | 0.93 | 1.35 | mA   |
| I <sub>R</sub>       | Clamp reverse current                                     | V <sub>R</sub> = 50V                           | 25°C           |     |      | 50   | uA   |
| Cı                   | Input capacitance                                         | V <sub>I</sub> = 0V, f = 1MHz                  | 25°C           |     | 15   | 25   | pF   |

## **5.6 Switching Characteristics**

Unless otherwise noted, the typical characteristics in the following table applies at 25°C

|                  | • • •                                             | •                                                               |                     |     |      |
|------------------|---------------------------------------------------|-----------------------------------------------------------------|---------------------|-----|------|
|                  | PARAMETER                                         | TEST CONDITIONS                                                 | MIN TYP             | MAX | UNIT |
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output | $V_S = 50 \text{ V, } C_L = 15 \text{ pF, } R_L = 163$ $\Omega$ | 130                 |     | ns   |
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output | $V_S = 50 \text{ V, } C_L = 15 \text{ pF, } R_L = 163$ $\Omega$ | 20                  |     | ns   |
| V <sub>OH</sub>  | High-level output voltage after switching         | V <sub>S</sub> = 50 V, I <sub>O</sub> = 300 mA                  | V <sub>S</sub> - 20 |     | mV   |

## 5.7 Typical Characteristics





图 5-2. Collector-Emitter Saturation Voltage vs Total Collector Current (Two Darlingtons in Parallel)

提交文档反馈

5



## **6 Parameter Measurement Information**



图 6-1. I<sub>CEX</sub> Test Circuit



图 6-3. I<sub>I(on)</sub> Test Circuit



图 6-5. h<sub>FE</sub>, V<sub>CE(sat)</sub> Test Circuit



图 6-2. I<sub>I(off)</sub> Test Circuit



图 6-4. V<sub>I(on)</sub> Test Circuit



图 6-6. I<sub>R</sub> Test Circuit





**Test Circuit** 



## **Voltage Waveforms**

- A. The pulse generator has the following characteristics: PRR = 12.5 kHz,  $Z_{O}$  = 50  $\Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.
- C. V<sub>IH</sub> = 3 V.

图 6-8. Propagation Delay Times

English Data Sheet: SLRS076





**Test Circuit** 



## **Voltage Waveforms**

- A. The pulse generator has the following characteristics: PRR = 12.5 kHz,  $Z_0$  = 50  $\Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.
- C.  $V_{IH} = 3 V$ .

图 6-9. Latch-Up Test

## 7 Detailed Description

#### 7.1 Overview

This standard device has proven ubiquity and versatility across a wide range of applications. This feature is due to its integration of eight Darlington transistors that are capable of sinking up to 500 mA and wide GPIO range capability.

The ULN2803C is comprised of eight high voltage, high current NPN Darlington transistor pairs. All units feature a common emitter and open collector outputs. To maximize their effectiveness, these units contain suppression diodes for inductive loads. The ULN2803C has a series base resistor to each Darlington pair, thus allowing operation directly with TTL or CMOS operating at supply voltages of 5 V or 3.3 V. The ULN2803C offers solutions to a great many interface needs, including solenoids, relays, lamps, small motors, and LEDs. Applications requiring sink currents beyond the capability of a single output can be accommodated by paralleling the outputs.

## 7.2 Functional Block Diagram



### 7.3 Feature Description

Each channel of ULN2803C consists of Darlington connected NPN transistors. This connection creates the effect of a single transistor with a very-high current gain. The very high β allows for high output current drive with a very-low input current, essentially equating to operation with low GPIO voltages.

The GPIO voltage is converted to base current through the 2.7-k  $\Omega$  resistor connected between the input and base of the predriver Darlington NPN.

The diodes connected between the output and COM pin are used to suppress the kickback voltage from an inductive load that is excited when the NPN drivers are turned off (stop sinking) and the stored energy in the coils causes a reverse current to flow into the coil supply through the kickback diode.

In normal operation, the diodes on base and collector pins to emitter are reverse biased. If these diodes are forward biased, internal parasitic NPN transistors draw (a nearly equal) current from other (nearby) device pins.

#### 7.4 Device Functional Modes

#### 7.4.1 Inductive Load Drive

When the COM pin is tied to the coil supply voltage, ULN2803C can drive inductive loads and suppress the kickback voltage through the internal free wheeling diodes.

#### 7.4.2 Resistive Load Drive

When driving resistive loads, COM can be left unconnected or connected to the load voltage supply. If multiple supplies are used, connect to the highest voltage supply.

Product Folder Links: ULN2803C

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

9



## 8 Application and Implementation

### 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

ULN2803C is typically used to drive a high-voltage or current peripherals from an MCU or logic device that cannot tolerate these conditions. The following design is a common application of ULN2803C, driving inductive loads. This includes motors, solenoids, and relays. Each load type can be modeled by what is seen in 图 8-1.

## 8.2 Typical Application



图 8-1. ULN2803C as Inductive Load Driver

Copyright © 2024 Texas Instruments Incorporated

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in 表 8-1 as the input parameters.

### 表 8-1. Design Parameters

| DESIGN PARAMETER                    | EXAMPLE VALUE            |
|-------------------------------------|--------------------------|
| GPIO voltage                        | 3.3 or 5 V               |
| Coil supply voltage                 | 12 to 50 V               |
| Number of channels                  | 8                        |
| Output current (R <sub>COIL</sub> ) | 20 to 300 mA per channel |
| Duty cycle                          | 100%                     |

## 8.2.2 Detailed Design Procedure

When using ULN2803C in a coil driving application, determine the following:

- · Input voltage range
- Temperature range
- · Output and drive current
- · Power dissipation

#### 8.2.2.1 Drive Current

The coil current is determined by the coil voltage (VSUP), coil resistance, and output low voltage ( $V_{Ol}$  or  $V_{CE(SAT)}$ ).

$$I_{COIL} = (V_{SUP} - V_{CE(SAT)}) / R_{COIL}$$
(1)

### 8.2.2.2 Output Low Voltage

The output low voltage (V<sub>OL</sub>) is equivalent to V<sub>CE(SAT)</sub> and can be determined by 图 5-1, 图 5-2, or using 节 5.5.

#### 8.2.2.3 Power Dissipation and Temperature

The number of coils driven is dependent on the coil current and on-chip power dissipation. To determine the number of coils possible, use 方程式 2 to calculate ULN2803C on-chip power dissipation Pn.

$$\mathsf{P}_{\mathsf{D}} = \sum_{\mathsf{i}=1}^{\mathsf{N}} \mathsf{V}_{\mathsf{OL}\mathsf{i}} \times \mathsf{I}_{\mathsf{L}\mathsf{i}} \tag{2}$$

where

- N is the number of channels active together.
- V<sub>OLi</sub> is the OUT<sub>i</sub> pin voltage for the load current I<sub>Li</sub>. This is the same as V<sub>CE(SAT)</sub>.

To ensure the reliability of ULN2803C and the system, the on-chip power dissipation must be lower that or equal to the maximum allowable power dissipation (PD) dictated by 方程式 3.

$$PD_{(MAX)} = \frac{\left(T_{J(MAX)} - T_{A}\right)}{\theta_{JA}}$$
(3)

Product Folder Links: ULN2803C

where

- $T_{J(MAX)}$  is the target maximum junction temperature.
- T<sub>A</sub> is the operating ambient temperature.
- $\theta$  <sub>JA</sub> is the package junction to ambient thermal resistance.

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

11



TI recommends to limit the ULN2803C IC die junction temperature to < 125°C. The IC junction temperature is directly proportional to the on-chip power dissipation.

## 8.2.3 Application Curves

The following curves are generated with ULN2803C driving an OMRON G5NB relay - V<sub>in</sub> = 5.0 V; V<sub>sup</sub>= 12 V and R<sub>COIL</sub>= 2.8 k  $\Omega$ .



## 8.3 Power Supply Recommendations

This devicedoes not need a power supply; however, the COM pin is typically tied to the system power supply. With this case, make sure that the output voltage does not heavily exceed the COM pin voltage. This action can heavily forward bias the flyback diodes and cause a large current to flow into COM, potentially damaging the on-chip metal or overheating the part.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

Thin traces can be used on the input due to the low current logic that is typically used to drive ULN2803C. Take care to separate the input channels as much as possible, as to eliminate crosstalk. TI recommends thick traces for the output to drive high currents as desired. Wire thickness can be determined by the trace material current density and desired drive current.

Because all of the channels currents return to a common emitter, size that trace width to be very wide. Some applications require up to 2.5 A.

Product Folder Links: ULN2803C



## 8.4.2 Layout Example



图 8-4. ULN2803C Layout Example

13



## 9 Device and Documentation Support

## 9.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 9.2 支持资源

TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

## 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

## 9.4 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 9.5 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。

## 10 Revision History

注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision A (March 2024) to Revision B (September 2024)                                                                           |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------|------|
| Changed part number from ULN2803A to ULN2803C in the <i>Thermal Information</i> section                                                       | 4    |
| Changes from Revision * (August 2022) to Revision A (March 2024)                                                                              | Page |
| Updated thermal parameters in the <i>Thermal Information</i> section                                                                          | 4    |
| Changed typical specification for V <sub>F</sub> , Clamp forward voltage from 1.7V : to 1.3V in the <i>Electrical Characteristics</i> section | 4    |
| Updated graphs in the <i>Typical Characteristics</i> section                                                                                  |      |
|                                                                                                                                               |      |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *ULN2803C* 

www.ti.com 26-Nov-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| ULN2803CDWR      | ACTIVE | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ULN2803C             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Nov-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ULN2803CDWR | SOIC | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 26-Nov-2024



## \*All dimensions are nominal

|   | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | ULN2803CDWR | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 41.0        |  |



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司