ZHCSEA4C
May 2015 – December 2020
ADS54J40
PRODUCTION DATA
1
特性
2
应用
3
说明
4
Revision History
5
ADS54J40 Comparison
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
AC Characteristics
7.7
Digital Characteristics
7.8
Timing Requirements
7.9
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Analog Inputs
8.3.2
DDC Block
8.3.2.1
Decimate-by-2 Filter
8.3.2.2
Decimate-by-4 Filter Using a Digital Mixer
8.3.2.3
Decimate-by-4 Filter with IQ Outputs
8.3.3
SYSREF Signal
8.3.3.1
SYSREF Not Present (Subclass 0, 2)
8.3.4
Overrange Indication
8.3.4.1
Fast OVR
8.4
Device Functional Modes
8.4.1
Power-Down Mode
8.4.2
Device Configuration
8.4.2.1
Serial Interface
8.4.2.2
Serial Register Write: Analog Bank
8.4.2.3
Serial Register Readout: Analog Bank
8.4.2.4
JESD Bank SPI Page Selection
8.4.2.5
Serial Register Write: JESD Bank
8.4.2.5.1
Individual Channel Programming
8.4.2.6
Serial Register Readout: JESD Bank
8.4.3
JESD204B Interface
8.4.3.1
JESD204B Initial Lane Alignment (ILA)
8.4.3.2
JESD204B Test Patterns
8.4.3.3
JESD204B Frame
8.4.3.4
JESD204B Frame Assembly with Decimation
8.4.3.4.1
JESD Transmitter Interface
8.4.3.4.2
Eye Diagrams
8.5
Register Maps
8.5.1
Example Register Writes
8.5.2
Register Descriptions
8.5.2.1
General Registers
8.5.2.1.1
Register 0h (address = 0h)
8.5.2.1.2
Register 1h (address = 1h)
8.5.2.1.3
Register 2h (address = 2h)
8.5.2.1.4
Register 3h (address = 3h)
8.5.2.1.5
Register 4h (address = 4h)
8.5.2.1.6
Register 5h (address = 5h)
8.5.2.1.7
Register 11h (address = 11h)
8.5.2.2
Master Page (080h) Registers
8.5.2.2.1
Register 20h (address = 20h), Master Page (080h)
8.5.2.2.2
Register 21h (address = 21h), Master Page (080h)
8.5.2.2.3
Register 23h (address = 23h), Master Page (080h)
8.5.2.2.4
Register 24h (address = 24h), Master Page (080h)
8.5.2.2.5
Register 26h (address = 26h), Master Page (080h)
8.5.2.2.6
Register 4Fh (address = 4Fh), Master Page (080h)
8.5.2.2.7
Register 53h (address = 53h), Master Page (080h)
8.5.2.2.8
Register 54h (address = 54h), Master Page (080h)
8.5.2.2.9
Register 55h (address = 55h), Master Page (080h)
8.5.2.2.10
Register 59h (address = 59h), Master Page (080h)
8.5.2.3
ADC Page (0Fh) Register
8.5.2.3.1
Register 5F (addresses = 5F), ADC Page (0Fh)
8.5.2.4
Main Digital Page (6800h) Registers
8.5.2.4.1
Register 0h (address = 0h), Main Digital Page (6800h)
8.5.2.4.2
Register 40h (address = 40h), Main Digital Page (6800h)
8.5.2.4.3
Register 41h (address = 41h), Main Digital Page (6800h)
8.5.2.4.4
Register 42h (address = 42h), Main Digital Page (6800h)
8.5.2.4.5
Register 43h (address = 43h), Main Digital Page (6800h)
8.5.2.4.6
Register 44h (address = 44h), Main Digital Page (6800h)
8.5.2.4.7
Register 4Bh (address = 4Bh), Main Digital Page (6800h)
8.5.2.4.8
Register 4Dh (address = 4Dh), Main Digital Page (6800h)
8.5.2.4.9
Register 4Eh (address = 4Eh), Main Digital Page (6800h)
8.5.2.4.10
Register 52h (address = 52h), Main Digital Page (6800h)
8.5.2.4.11
Register 68h (address = 68h), Main Digital Page (6800h)
8.5.2.4.12
Register 72h (address = 72h), Main Digital Page (6800h)
8.5.2.4.13
Register ABh (address = ABh), Main Digital Page (6800h)
8.5.2.4.14
Register ADh (address = ADh), Main Digital Page (6800h)
8.5.2.4.15
Register F7h (address = F7h), Main Digital Page (6800h)
8.5.2.5
JESD Digital Page (6900h) Registers
8.5.2.5.1
Register 0h (address = 0h), JESD Digital Page (6900h)
8.5.2.5.2
Register 1h (address = 1h), JESD Digital Page (6900h)
8.5.2.5.3
Register 2h (address = 2h), JESD Digital Page (6900h)
8.5.2.5.4
Register 3h (address = 3h), JESD Digital Page (6900h)
8.5.2.5.5
Register 5h (address = 5h), JESD Digital Page (6900h)
8.5.2.5.6
Register 6h (address = 6h), JESD Digital Page (6900h)
8.5.2.5.7
Register 7h (address = 7h), JESD Digital Page (6900h)
8.5.2.5.8
Register 16h (address = 16h), JESD Digital Page (6900h)
8.5.2.5.9
Register 31h (address = 31h), JESD Digital Page (6900h)
8.5.2.5.10
Register 32h (address = 32h), JESD Digital Page (6900h)
8.5.2.6
JESD Analog Page (6A00h) Registers
8.5.2.6.1
Register 12h (address = 12h), JESD Analog Page (6A00h)
8.5.2.6.2
Registers 13h-15h (addresses = 13h-5h), JESD Analog Page (6A00h)
8.5.2.6.3
Register 16h (address = 16h), JESD Analog Page (6A00h)
8.5.2.6.4
Register 17h (address = 17h), JESD Analog Page (6A00h)
8.5.2.6.5
Register 1Ah (address = 1Ah), JESD Analog Page (6A00h)
8.5.2.6.6
Register 1Bh (address = 1Bh), JESD Analog Page (6A00h)
8.5.2.7
Offset Read Page (JESD BANK PAGE SEL = 6100h, JESD BANK PAGE SEL1 = 0000h) Registers
8.5.2.7.1
Register 068h (address = 068h), Offset Read Page
8.5.2.7.2
Register 069h (address = 069h), Offset Read Page
8.5.2.7.3
Registers 074h, 076h, 078h, 7Ah (address = 074h, 076h, 078h, 7Ah), Offset Read Page
8.5.2.7.4
Registers 075h, 077h, 079h, 7Bh (address = 075h, 077h, 079h, 7Bh), Offset Read Page
8.5.2.8
Offset Load Page (JESD BANK PAGE SEL= 6100h, JESD BANK PAGE SEL1 = 0500h) Registers
8.5.2.8.1
Registers 00h, 04h, 08h, 0Ch (address = 00h, 04h, 08h, 0Ch), Offset Load Page
8.5.2.8.2
Registers 01h, 05h, 09h, 0Dh (address = 01h, 05h, 09h, 0Dh), Offset Load Page
8.5.2.8.3
Registers 78h (address = 78h), Offset Load Page
9
Application Information Disclaimer
9.1
Application Information
9.1.1
Start-Up Sequence
9.1.2
Hardware Reset
9.1.3
SNR and Clock Jitter
9.1.4
DC Offset Correction Block in the ADS54J40
9.1.4.1
Freezing the DC Offset Correction Block
9.1.4.2
Effect of Temperature
9.1.5
Idle Channel Histogram
9.1.6
Interleaving (IL) Mismatch Compensation
9.1.6.1
Introduction
9.1.6.2
Features
9.1.6.3
Temperature variation
9.2
Typical Application
9.2.1
Design Requirements
9.2.1.1
Transformer-Coupled Circuits
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
10
Power Supply Recommendations
10.1
Power Sequencing and Initialization
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Documentation Support
12.1.1
Related Documentation
12.2
Receiving Notification of Documentation Updates
12.3
支持资源
12.4
Trademarks
12.5
静电放电警告
12.6
术语表
封装选项
机械数据 (封装 | 引脚)
RMP|72
MPQF396A
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcsea4c_oa
zhcsea4c_pm
1
特性
14 位分辨率、双通道、1GSPS ADC
本底噪声:-158dBFS/Hz
频谱性能(f
IN
= 170MHz,–1dBFS):
SNR:69.0dBFS
NSD:-155.9dBFS/Hz
SFDR:86dBc
(包括交错音调)
SFDR:89dBc(不包括 HD2、HD3 和交错音调)
频谱性能(f
IN
= 350MHz,–1dBFS):
SNR:66.3dBFS
NSD:-153.3dBFS/Hz
SFDR:75dBc
SFDR:85dBc(不包括 HD2、HD3 和交错音调)
通道隔离:f
IN
= 170MHz 时为 100dBc
满量程输入:1.9V V
PP
输入带宽 (3dB):1.2GHz
片上抖动
集成宽带 DDC 块
支持子类 1 的 JESD204B 接口:
10.0Gbps 时每个 ADC 具有 2 条信道
5.0Gbps 时每个 ADC 具有 4 条信道
支持多芯片同步
功率耗散:1GSPS 时为每通道 1.35W
封装:72 引脚 VQFNP (10mm × 10mm)
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|