ZHCSPJ6A
October 2022 – November 2022
LMK04832-SEP
PRODUCTION DATA
1
特性
2
应用
3
说明
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Timing Diagram
6.8
Typical Characteristics
7
Parameter Measurement Information
7.1
Charge Pump Current Specification Definitions
7.1.1
Charge Pump Output Current Magnitude Variation vs Charge Pump Output Voltage
7.1.2
Charge Pump Sink Current vs Charge Pump Output Source Current Mismatch
7.1.3
Charge Pump Output Current Magnitude Variation vs Ambient Temperature
7.2
Differential Voltage Measurement Terminology
8
Detailed Description
8.1
Overview
8.1.1
Differences from the LMK04832
8.1.1.1
Jitter Cleaning
8.1.1.2
JEDEC JESD204B/C Support
8.1.2
Clock Inputs
8.1.2.1
Inputs for PLL1
8.1.2.2
Inputs for PLL2
8.1.2.3
Inputs When Using Clock Distribution Mode
8.1.3
PLL1
8.1.3.1
Frequency Holdover
8.1.3.2
External VCXO for PLL1
8.1.4
PLL2
8.1.4.1
Internal VCOs for PLL2
8.1.4.2
External VCO Mode
8.1.5
Clock Distribution
8.1.5.1
Clock Divider
8.1.5.2
High Performance Divider Bypass Mode
8.1.5.3
SYSREF Clock Divider
8.1.5.4
Device Clock Delay
8.1.5.5
Dynamic Digital Delay
8.1.5.6
SYSREF Delay: Global and Local
8.1.5.7
Programmable Output Formats
8.1.5.8
Clock Output Synchronization
8.1.6
0-Delay
8.1.7
Status Pins
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Synchronizing PLL R Dividers
8.3.1.1
PLL1 R Divider Synchronization
8.3.1.2
PLL2 R Divider Synchronization
8.3.2
SYNC/SYSREF
8.3.3
JEDEC JESD204B/C
8.3.3.1
How to Enable SYSREF
8.3.3.1.1
Setup of SYSREF Example
8.3.3.1.2
SYSREF_CLR
8.3.3.2
SYSREF Modes
8.3.3.2.1
SYSREF Pulser
8.3.3.2.2
Continuous SYSREF
8.3.3.2.3
SYSREF Request
8.3.4
Digital Delay
8.3.4.1
Fixed Digital Delay
8.3.4.1.1
Fixed Digital Delay Example
8.3.4.2
Dynamic Digital Delay
8.3.4.3
Single and Multiple Dynamic Digital Delay Example
8.3.5
SYSREF to Device Clock Alignment
8.3.6
Input Clock Switching
8.3.6.1
Input Clock Switching - Manual Mode
8.3.6.2
Input Clock Switching - Pin Select Mode
8.3.6.3
Input Clock Switching - Automatic Mode
8.3.7
Digital Lock Detect (DLD)
8.3.7.1
Calculating Digital Lock Detect Frequency Accuracy
8.3.8
Holdover
8.3.8.1
Enable Holdover
8.3.8.1.1
Fixed (Manual) CPout1 Holdover Mode
8.3.8.1.2
Tracked CPout1 Holdover Mode
8.3.8.2
During Holdover
8.3.8.3
Exiting Holdover
8.3.8.4
Holdover Frequency Accuracy and DAC Performance
8.3.9
PLL2 Loop Filter
8.4
Device Functional Modes
8.4.1
DUAL PLL
8.4.1.1
Dual Loop
8.4.1.2
Dual Loop With Cascaded 0-Delay
8.4.1.3
Dual Loop With Nested 0-Delay
8.4.2
Single PLL
8.4.2.1
PLL2 Single Loop
8.4.2.2
PLL2 With External VCO
8.4.3
Distribution Mode
8.5
Programming
8.5.1
Recommended Programming Sequence
8.6
Register Maps
8.6.1
Register Map for Device Programming
8.6.2
Device Register Descriptions
8.6.2.1
System Functions
8.6.2.1.1
RESET, SPI_3WIRE_DIS
8.6.2.1.2
POWERDOWN
8.6.2.1.3
ID_DEVICE_TYPE
8.6.2.1.4
ID_PROD
8.6.2.1.5
ID_MASKREV
8.6.2.1.6
ID_VNDR
8.6.2.2
(0x100 - 0x138) Device Clock and SYSREF Clock Output Controls
8.6.2.2.1
DCLKX_Y_DIV
8.6.2.2.2
DCLKX_Y_DDLY
8.6.2.2.3
CLKoutX_Y_PD, CLKoutX_Y_ODL, CLKoutX_Y_IDL, DCLKX_Y_DDLY_PD, DCLKX_Y_DDLY[9:8], DCLKX_Y_DIV[9:8]
8.6.2.2.4
CLKoutX_SRC_MUX, DCLKX_Y_PD, DCLKX_Y_BYP, DCLKX_Y_DCC, DCLKX_Y_POL, DCLKX_Y_HS
8.6.2.2.5
CLKoutY_SRC_MUX, SCLKX_Y_PD, SCLKX_Y_DIS_MODE, SCLKX_Y_POL, SCLKX_Y_HS
8.6.2.2.6
SCLKX_Y_ADLY_EN, SCLKX_Y_ADLY
8.6.2.2.7
SCLKX_Y_DDLY
8.6.2.2.8
CLKoutY_FMT, CLKoutX_FMT
8.6.2.3
SYSREF, SYNC, and Device Config
8.6.2.3.1
VCO_MUX, OSCout_MUX, OSCout_FMT
8.6.2.3.2
SYSREF_REQ_EN, SYNC_BYPASS, SYSREF_MUX
8.6.2.3.3
SYSREF_DIV
8.6.2.3.4
SYSREF_DDLY
8.6.2.3.5
SYSREF_PULSE_CNT
8.6.2.3.6
PLL2_RCLK_MUX, PLL2_NCLK_MUX, PLL1_NCLK_MUX, FB_MUX, FB_MUX_EN
8.6.2.3.7
PLL1_PD, VCO_LDO_PD, VCO_PD, OSCin_PD, SYSREF_GBL_PD, SYSREF_PD, SYSREF_DDLY_PD, SYSREF_PLSR_PD
8.6.2.3.8
DDLYdSYSREF_EN, DDLYdX_EN
8.6.2.3.9
DDLYd_STEP_CNT
8.6.2.3.10
SYSREF_CLR, SYNC_1SHOT_EN, SYNC_POL, SYNC_EN, SYNC_PLL2_DLD, SYNC_PLL1_DLD, SYNC_MODE
8.6.2.3.11
SYNC_DISSYSREF, SYNC_DISX
8.6.2.3.12
PLL1R_SYNC_EN, PLL1R_SYNC_SRC, PLL2R_SYNC_EN, FIN0_DIV2_EN, FIN0_INPUT_TYPE
8.6.2.4
(0x146 - 0x149) CLKIN Control
8.6.2.4.1
CLKin_SEL_PIN_EN, CLKin_SEL_PIN_POL, CLKin2_EN, CLKin1_EN, CLKin0_EN, CLKin2_TYPE, CLKin1_TYPE, CLKin0_TYPE
8.6.2.4.2
CLKin_SEL_AUTO_REVERT_EN, CLKin_SEL_AUTO_EN, CLKin_SEL_MANUAL, CLKin1_DEMUX, CLKin0_DEMUX
8.6.2.4.3
CLKin_SEL0_MUX, CLKin_SEL0_TYPE
8.6.2.4.4
SDIO_RDBK_TYPE, CLKin_SEL1_MUX, CLKin_SEL1_TYPE
8.6.2.5
RESET_MUX, RESET_TYPE
8.6.2.6
(0x14B - 0x152) Holdover
8.6.2.6.1
LOS_TIMEOUT, LOS_EN, TRACK_EN, HOLDOVER_FORCE, MAN_DAC_EN, MAN_DAC[9:8]
8.6.2.6.2
MAN_DAC
8.6.2.6.3
DAC_TRIP_LOW
8.6.2.6.4
DAC_CLK_MULT, DAC_TRIP_HIGH
8.6.2.6.5
DAC_CLK_CNTR
8.6.2.6.6
CLKin_OVERRIDE, HOLDOVER_EXIT_MODE, HOLDOVER_PLL1_DET, LOS_EXTERNAL_INPUT, HOLDOVER_VTUNE_DET, CLKin_SWITCH_CP_TRI, HOLDOVER_EN
8.6.2.6.7
HOLDOVER_DLD_CNT
8.6.2.7
(0x153 - 0x15F) PLL1 Configuration
8.6.2.7.1
CLKin0_R
8.6.2.7.2
CLKin1_R
8.6.2.7.3
CLKin2_R
8.6.2.7.4
PLL1_N
8.6.2.7.5
PLL1_WND_SIZE, PLL1_CP_TRI, PLL1_CP_POL, PLL1_CP_GAIN
8.6.2.7.6
PLL1_DLD_CNT
8.6.2.7.7
HOLDOVER_EXIT_NADJ
8.6.2.7.8
PLL1_LD_MUX, PLL1_LD_TYPE
8.6.2.8
(0x160 - 0x16E) PLL2 Configuration
8.6.2.8.1
PLL2_R
8.6.2.8.2
PLL2_P, OSCin_FREQ, PLL2_REF_2X_EN
8.6.2.8.3
PLL2_N_CAL
8.6.2.8.4
PLL2_N
8.6.2.8.5
PLL2_WND_SIZE, PLL2_CP_GAIN, PLL2_CP_POL, PLL2_CP_TRI
8.6.2.8.6
PLL2_DLD_CNT
8.6.2.8.7
PLL2_LD_MUX, PLL2_LD_TYPE
8.6.2.9
(0x16F - 0x555) Misc Registers
8.6.2.9.1
PLL2_PRE_PD, PLL2_PD, FIN0_PD
8.6.2.9.2
PLL1R_RST
8.6.2.9.3
CLR_PLL1_LD_LOST, CLR_PLL2_LD_LOST
8.6.2.9.4
RB_PLL1_LD_LOST, RB_PLL1_LD, RB_PLL2_LD_LOST, RB_PLL2_LD
8.6.2.9.5
RB_DAC_VALUE (MSB), RB_CLKinX_SEL, RB_CLKinX_LOS
8.6.2.9.6
RB_DAC_VALUE
8.6.2.9.7
RB_HOLDOVER
8.6.2.9.8
SPI_LOCK
9
Application and Implementation
9.1
Application Information
9.1.1
Treatment of Unused Pins
9.1.2
Frequency Planning and Spur Minimization
9.1.3
Digital Lock Detect Frequency Accuracy
9.1.3.1
Minimum Lock Time Calculation Example
9.1.4
Driving CLKIN AND OSCIN Inputs
9.1.4.1
Driving CLKIN and OSCIN PINS With a Differential Source
9.1.4.2
Driving CLKIN Pins With a Single-Ended Source
9.1.5
OSCin Doubler for Best Phase Noise Performance
9.1.6
Radiation Environments
9.1.6.1
Total Ionizing Dose
9.1.6.2
Single Event Effect
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
Device Selection
9.2.2.1.1
Clock Architect
9.2.2.2
Device Configuration and Simulation
9.2.2.3
Device Setup
9.2.3
Application Curve
9.3
Power Supply Recommendations
9.3.1
Current Consumption
9.3.2
Cold Sparing Considerations
9.3.2.1
Damage Prevention Details to Unpowered Device
9.4
Layout
9.4.1
Layout Guidelines
9.4.2
Layout Example
9.4.3
Thermal Management
10
Device and Documentation Support
10.1
Device Support
10.1.1
Development Support
10.1.1.1
Clock Architect
10.1.1.2
PLLatinum Simulation
10.1.1.3
TICS Pro
10.2
Documentation Support
10.2.1
Related Documentation
10.3
接收文档更新通知
10.4
支持资源
10.5
Trademarks
10.6
Electrostatic Discharge Caution
10.7
术语表
11
Mechanical, Packaging, and Orderable Information
封装选项
机械数据 (封装 | 引脚)
PAP|64
MPQF071C
散热焊盘机械数据 (封装 | 引脚)
PAP|64
PPTD060M
订购信息
zhcspj6a_oa
zhcspj6a_pm
1
特性
VID#:V62/22612
电离辐射总剂量 30krad(无 ELDRS)
SEL 抗扰度 > 43MeV × cm
2
/mg
SEFI 抗扰度 > 43MeV × cm
2
/mg
环境温度范围:-55°C 至 125°C
最高时钟输出频率:3255MHz
多模式:双 PLL、单 PLL 和时钟分配
6GHz 外部 VCO 或分配输入
超低噪声(2500MHz 时):
54fs RMS 抖动(12kHz 至 20MHz)
64fs RMS 抖动(100Hz 至 20MHz)
–157.6dBc/Hz 本底噪声
超低噪声(3200MHz 时):
61fs RMS 抖动(12kHz 至 20MHz)
67fs RMS 抖动(100Hz 至 100MHz)
–156.5dBc/Hz 本底噪声
PLL2
–230dBc/Hz PLL FOM
–128dBc/Hz PLL 1/f
相位检测器频率高达 320MHz
两个集成 VCO:2440MHz 至 2600MHz
和 2945MHz 至 3255MHz
多达 14 个差分器件时钟
CML、LVPECL、LCPECL、HSDS、LVDS 和 2xLVCMOS 可编程输出
最多 1 个缓冲 VCXO/XO 输出
LVPECL、LVDS、2xLVCMOS 可编程输出
1-1023 CLKOUT 分频器
1-8191 SYSREF 分频器
SYSREF 时钟 25ps 阶跃模拟延迟
器件时钟和 SYSREF 数字延迟和动态数字延迟
PLL1 保持模式
PLL1 或 PLL2 0 延迟
高可靠性
受控基线
一个组装/测试场所
一个制造场所
延长的米6体育平台手机版_好二三四生命周期
延长的米6体育平台手机版_好二三四变更通知
米6体育平台手机版_好二三四可追溯性
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|