ZHCSDR5B
March 2012 – April 2015
TMS320C6654
PRODUCTION DATA.
1
C6654 特性和描述
1.1
特性
1.2
KeyStone 架构
1.3
器件描述
1.4
功能方框图
2
修订历史记录
3
Device Overview
3.1
Device Characteristics
3.2
DSP Core Description
3.3
Memory Map Summary
3.4
Boot Sequence
3.5
Boot Modes Supported and PLL Settings
3.5.1
Boot Device Field
3.5.2
Device Configuration Field
3.5.2.1
EMIF16 / UART / No Boot Device Configuration
3.5.2.1.1
No Boot Mode
3.5.2.1.2
UART Boot Mode
3.5.2.1.3
EMIF16 Boot Mode
3.5.2.2
Ethernet (SGMII) Boot Device Configuration
3.5.2.3
NAND Boot Device Configuration
3.5.2.4
PCI Boot Device Configuration
3.5.2.5
I2C Boot Device Configuration
3.5.2.5.1
I2C Master Mode
3.5.2.5.2
I2C Passive Mode
3.5.2.6
SPI Boot Device Configuration
3.5.3
Boot Parameter Table
3.5.3.1
Sleep / XIP Mode Parameter Table
3.5.3.2
SRIO Mode Boot Parameter Table
3.5.3.3
Ethernet Mode Boot Parameter Table
3.5.3.4
NAND Mode Boot Parameter Table
3.5.3.5
PCIE Mode Boot Parameter Table
3.5.3.6
I2C Mode Boot Parameter Table
3.5.3.7
SPI Mode Boot Parameter Table
3.5.3.8
Hyperlink Mode Boot Parameter Table
3.5.3.9
UART Mode Boot Parameter Table
3.6
PLL Boot Configuration Settings
3.7
Second-Level Bootloaders
3.8
Terminals
3.8.1
Package Terminals
3.8.2
Pin Map
3.9
Terminal Functions
4
Device Configuration
4.1
Device Configuration at Device Reset
4.2
Peripheral Selection After Device Reset
4.3
Device State Control Registers
4.3.1
Device Status Register
4.3.2
Device Configuration Register
4.3.3
JTAG ID (JTAGID) Register Description
4.3.4
Kicker Mechanism (KICK0 and KICK1) Register
4.3.5
LRESETNMI PIN Status (LRSTNMIPINSTAT) Register
4.3.6
LRESETNMI PIN Status Clear (LRSTNMIPINSTAT_CLR) Register
4.3.7
Reset Status (RESET_STAT) Register
4.3.8
Reset Status Clear (RESET_STAT_CLR) Register
4.3.9
Boot Complete (BOOTCOMPLETE) Register
4.3.10
Power State Control (PWRSTATECTL) Register
4.3.11
NMI Event Generation to CorePac (NMIGRx) Register
4.3.12
IPC Generation (IPCGRx) Registers
4.3.13
IPC Acknowledgement (IPCARx) Registers
4.3.14
IPC Generation Host (IPCGRH) Register
4.3.15
IPC Acknowledgement Host (IPCARH) Register
4.3.16
Timer Input Selection Register (TINPSEL)
4.3.17
Timer Output Selection Register (TOUTPSEL)
4.3.18
Reset Mux (RSTMUXx) Register
4.3.19
Device Speed (DEVSPEED) Register
4.3.20
Pin Control 0 (PIN_CONTROL_0) Register
4.3.21
Pin Control 1 (PIN_CONTROL_1) Register
4.3.22
uPP Clock Source (UPP_CLOCK) Register
4.4
Pullup/Pulldown Resistors
5
System Interconnect
5.1
Internal Buses and Switch Fabrics
5.2
Switch Fabric Connections Matrix
5.3
TeraNet Switch Fabric Connections
5.4
Bus Priorities
5.4.1
Packet DMA Priority Allocation (PKTDMA_PRI_ALLOC) Register
5.4.2
EMAC / uPP Priority Allocation (EMAC_UPP_PRI_ALLOC) Register
6
C66x CorePac
6.1
Memory Architecture
6.1.1
L1P Memory
6.1.2
L1D Memory
6.1.3
L2 Memory
6.1.4
MSM Controller
6.1.5
L3 Memory
6.2
Memory Protection
6.3
Bandwidth Management
6.4
Power-Down Control
6.5
C66x CorePac Revision
6.6
C66x CorePac Register Descriptions
7
Device Operating Conditions
7.1
Absolute Maximum Ratings
7.2
Recommended Operating Conditions
7.3
Electrical Characteristics
7.4
Power Supply to Peripheral I/O Mapping
8
Peripheral Information and Electrical Specifications
8.1
Recommended Clock and Control Signal Transition Behavior
8.2
Power Supplies
8.2.1
Power-Supply Sequencing
8.2.1.1
Core-Before-IO Power Sequencing
8.2.1.2
IO-Before-Core Power Sequencing
8.2.1.3
Prolonged Resets
8.2.1.4
Clocking During Power Sequencing
8.2.2
Power-Down Sequence
8.2.3
Power Supply Decoupling and Bulk Capacitors
8.2.4
SmartReflex
8.3
Power Sleep Controller (PSC)
8.3.1
Power Domains
8.3.2
Clock Domains
8.3.3
PSC Register Memory Map
8.4
Reset Controller
8.4.1
Power-on Reset
8.4.2
Hard Reset
8.4.3
Soft Reset
8.4.4
Local Reset
8.4.5
Reset Priority
8.4.6
Reset Controller Register
8.4.7
Reset Electrical Data / Timing
8.5
Main PLL and PLL Controller
8.5.1
Main PLL Controller Device-Specific Information
8.5.1.1
Internal Clocks and Maximum Operating Frequencies
8.5.1.2
Main PLL Controller Operating Modes
8.5.1.3
Main PLL Stabilization, Lock, and Reset Times
8.5.2
PLL Controller Memory Map
8.5.2.1
PLL Secondary Control Register (SECCTL)
8.5.2.2
PLL Controller Divider Register (PLLDIV2, PLLDIV5, PLLDIV8)
8.5.2.3
PLL Controller Clock Align Control Register (ALNCTL)
8.5.2.4
PLLDIV Divider Ratio Change Status Register (DCHANGE)
8.5.2.5
SYSCLK Status Register (SYSTAT)
8.5.2.6
Reset Type Status Register (RSTYPE)
8.5.2.7
Reset Control Register (RSTCTRL)
8.5.2.8
Reset Configuration Register (RSTCFG)
8.5.2.9
Reset Isolation Register (RSISO)
8.5.3
Main PLL Control Register
8.5.4
Main PLL and PLL Controller Initialization Sequence
8.5.5
Main PLL Controller/PCIe Clock Input Electrical Data/Timing
8.6
DDR3 PLL
8.6.1
DDR3 PLL Control Register
8.6.2
DDR3 PLL Device-Specific Information
8.6.3
DDR3 PLL Initialization Sequence
8.6.4
DDR3 PLL Input Clock Electrical Data/Timing
8.7
Enhanced Direct Memory Access (EDMA3) Controller
8.7.1
EDMA3 Device-Specific Information
8.7.2
EDMA3 Channel Controller Configuration
8.7.3
EDMA3 Transfer Controller Configuration
8.7.4
EDMA3 Channel Synchronization Events
8.8
Interrupts
8.8.1
Interrupt Sources and Interrupt Controller
8.8.2
CIC Registers
8.8.2.1
CIC0 Register Map
8.8.2.2
CIC1 Register Map
8.8.3
Inter-Processor Register Map
8.8.4
NMI and LRESET
8.8.5
External Interrupts Electrical Data/Timing
8.9
Memory Protection Unit (MPU)
8.9.1
MPU Registers
8.9.1.1
MPU Register Map
8.9.1.2
Device-Specific MPU Registers
8.9.1.2.1
Configuration Register (CONFIG)
8.9.2
MPU Programmable Range Registers
8.9.2.1
Programmable Range n Start Address Register (PROGn_MPSAR)
8.9.2.2
Programmable Range n End Address Register (PROGn_MPEAR)
8.9.2.3
Programmable Range n Memory Protection Page Attribute Register (PROGn_MPPA)
8.9.2.4
MPU Registers Reset Values
8.10
DDR3 Memory Controller
8.10.1
DDR3 Memory Controller Device-Specific Information
8.10.2
DDR3 Memory Controller Electrical Data/Timing
8.11
I2C Peripheral
8.11.1
I2C Device-Specific Information
8.11.2
I2C Peripheral Register Description(s)
8.11.3
I2C Electrical Data/Timing
8.11.3.1
Inter-Integrated Circuits (I2C) Timing
8.12
SPI Peripheral
8.12.1
SPI Electrical Data/Timing
8.12.1.1
SPI Timing
8.13
UART Peripheral
8.14
PCIe Peripheral
8.15
EMIF16 Peripheral
8.15.1
EMIF16 Electrical Data/Timing
8.16
Ethernet Media Access Controller (EMAC)
8.16.1
EMAC Device-Specific Information
8.16.2
EMAC Peripheral Register Description(s)
8.16.3
EMAC Electrical Data/Timing (SGMII)
8.17
Management Data Input/Output (MDIO)
8.17.1
MDIO Peripheral Registers
8.17.2
MDIO Timing
8.18
Timers
8.18.1
Timers Device-Specific Information
8.18.2
Timers Electrical Data/Timing
8.19
General-Purpose Input/Output (GPIO)
8.19.1
GPIO Device-Specific Information
8.19.2
GPIO Electrical Data/Timing
8.20
Semaphore2
8.21
Multichannel Buffered Serial Port (McBSP)
8.21.1
McBSP Peripheral Register
8.21.2
McBSP Electrical Data/Timing
8.21.2.1
McBSP Timing
8.22
Universal Parallel Port (uPP)
8.22.1
uPP Register Descriptions
8.23
Emulation Features and Capability
8.23.1
Advanced Event Triggering (AET)
8.23.2
Trace
8.23.2.1
Trace Electrical Data/Timing
8.23.3
IEEE 1149.1 JTAG
8.23.3.1
IEEE 1149.1 JTAG Compatibility Statement
8.23.3.2
JTAG Electrical Data/Timing
9
Device and Documentation Support
9.1
Device Support
9.1.1
Development Support
9.1.2
Device and Development-Support Tool Nomenclature
9.2
Documentation Support
9.2.1
Related Links
9.2.2
社区资源
9.3
商标
9.4
静电放电警告
9.5
Glossary
10
Mechanical Data
10.1
Thermal Data
10.2
Packaging Information
封装选项
请参考 PDF 数据表获取器件具体的封装图。
机械数据 (封装 | 引脚)
CZH|625
散热焊盘机械数据 (封装 | 引脚)
订购信息
ZHCSDR5B_pm
zhcsdr5b_oa
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|