







**[LMK61E07](https://www.ti.com/product/ja-jp/lmk61e07?qgpn=lmk61e07)**

[JAJSE94B](https://www.ti.com/ja-jp/lit/pdf/JAJSE94) – DECEMBER 2017 – REVISED AUGUST 2023

# **LMK61E07 EEPROM** 内蔵、超低ジッタ・プログラマブル発振器

# **1** 特長

超低ノイズ、高性能

<span id="page-0-0"></span>**TEXAS** 

**INSTRUMENTS** 

- ジッタ:90fs RMS (f<sub>OUT</sub> > 100MHz での代表値、 LMK61E07)
- PSRR:-70dBc の堅牢な電源ノイズ耐性 (LMK61E07)
- 柔軟な出力フォーマット (LMK61E07)
	- LVPECL:最大 1GHz
	- LVDS:最大 900MHz
	- HCSL:最大 400MHz
- 合計周波数許容誤差:±25ppm
- システム・レベルの機能
	- グリッチなしの周波数マージン設定:公称値から最  $\pm$  ±1000ppm
	- EEPROM 内蔵:ユーザーが構成可能な起動設定
- その他の特長
	- デバイス制御:最大 1000kHz のファースト・モード  ${}^{12}C$
	- 動作電圧:3.3V
	- 産業用温度範囲 (-40℃~+85℃)
	- 7mm × 5mm の 6 ピン・パッケージ
- デフォルト周波数
	- 70.656MHz

# **2** アプリケーション

- 水晶振動子、SAW、またはシリコン・ベースの発振器 に代わる高性能の代替品
- スイッチ、ルータ、ネットワーク・ライン・カード、ベース バンド・ユニット (BBU)、サーバ、ストレージ / SAN
- 試験 / 測定機器
- 医療用画像処理
- FPGA、プロセッサ接続
- xDSL、ビデオ放送

# **3** 概要

LMK61E07 ファミリの超低ジッタ PLLatinum™ プログラマ ブル発振器は、fractional-N 周波数シンセサイザと内蔵 VCO を使用して、一般的に使用されるリファレンス・クロッ クを生成します。 LMK61E07 の出力は、LVPECL、 LVDS、または HCSL として構成できます。このデバイス は、オンチップの EEPROM により自己起動し、工場でプ ログラムされたデフォルト出力周波数を生成します。また、 デバイスのレジスタと EEPROM 設定は、l<sup>2</sup>C シリアル・イ ンターフェイス経由でシステム内で完全にプログラム可能 です。このデバイスは、I <sup>2</sup>C シリアル・インターフェイスによ り細かい / 粗い周波数マージン処理を実行でき、デジタル 制御の発振器 (DCXO) となります。

PLL 帰還分周値の更新により、スパイクやグリッチなしに 出力周波数を調整できます。xDSL の要件との互換のた めには 12.5MHz の PFD (R 分周値 = 4、ダブラー無効) を使用し 1ppb 未満の刻みで、放送ビデオの要件との互 換のためには 100MHz の PFD (R 分周値 = 1、ダブラー 有効) を使用し 5.2ppb 未満の刻みで調整が可能です。 また、周波数マージン処理機能により、標準への準拠やシ ステムのタイミング・マージン・テストなどのシステム設計検 証テスト (DVT) が容易になります。

#### パッケージ情報(1)



- (1) 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。
- (2) パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



Copyright © 2016, Texas Instruments Incorporated

ピン配置と単純なブロック図

英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 www.ti.com で閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。



# **Table of Contents**





# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。





<span id="page-2-0"></span>

# **5 Pin Configuration and Functions**



# 図 **5-1. SIA Package 6-Pin QFM Top View**

#### 表 **5-1. Pin Functions**



# <span id="page-3-0"></span>**6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.

# **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



# **6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/jp/lit/pdf/spra953)* application report.

(2) The package thermal resistance is calculated on a 4-layer JEDEC board.

(3) Connected to GND with 3 thermal vias (0.3-mm diameter).

(4) ψJB (junction-to-board) is used when the main heat flow is from the junction to the GND pad. See *[Layout Guidelines](#page-43-0)* for more information on ensuring good system reliability and quality.

<span id="page-4-0"></span>

# **6.5 Electrical Characteristics - Power Supply**

VDD = 3.3 V ± 5%,  $T_A = -40^{\circ}$ C to 85°C<sup>(1)</sup>



(1) Refer to *[Parameter Measurement Information](#page-12-0)* for relevant test conditions.

(2) On-chip power dissipation should exclude 40 mW, dissipated in the 150-Ω termination resistors, from total power dissipation.

## **6.6 LVPECL Output Characteristics**

VDD = 3.3 V ± 5%, T<sub>A</sub> = -40C to 85°C<sup>(1)</sup>



(1) Refer to *[Parameter Measurement Information](#page-12-0)* for relevant test conditions.

(2) An output frequency over  $f_{\text{OUT}}$  maximum spec is possible, but output swing may be less than  $V_{\text{OD}}$  minimum spec.

(3) Ensured by characterization.

# **6.7 LVDS Output Characteristics**

# VDD = 3.3 V ± 5%,  $T_A = -40^{\circ}$ C to 85°C<sup>(1)</sup>



(1) An output frequency over  $f_{OUT}$  max spec is possible, but output swing may be less than  $V_{OD}$  min spec.

(2) Ensured by characterization.



# <span id="page-5-0"></span>**6.8 HCSL Output Characteristics**

#### VDD = 3.3 V ± 5%,  $T_A = -40^{\circ}$ C to 85°C<sup>(1)</sup>



(1) Refer to *[Parameter Measurement Information](#page-12-0)* for relevant test conditions.

(2) Measured from -150 mV to +150 mV on the differential waveform with the 300-mVpp measurement window centered on the differential zero crossing.

(3) Ensured by design.

(4) Ensured by characterization.

# **6.9 Frequency Tolerance Characteristics**

### VDD = 3.3 V ± 5%, T<sub>A</sub> =  $-40^{\circ}$ C to 85 $^{\circ}$ C<sup>(1)</sup>



(1) Ensured by characterization.

## **6.10 Frequency Margining Characteristics**

#### VDD = 3.3 V  $\pm$  5%, T<sub>A</sub> =  $-40^{\circ}$ C to 85 $^{\circ}$ C



## **6.11 Power-On Reset Characteristics (VDD)**

#### VDD = 3.3 V ± 5%,  $T_A = -40^{\circ}$ C to 85°C



(1) Ensured by characterization.

(2) Ensured by design.

# **6.12 I <sup>2</sup>C-Compatible Interface Characteristics (SDA, SCL)**

# VDD = 3.3 V ± 5%, T<sub>A</sub> = -40°C to 85°C<sup>[\(1\)](#page-6-0)</sup> <sup>[\(2\)](#page-6-0)</sup>



<span id="page-6-0"></span>

# VDD = 3.3 V ± 5%, T<sub>A</sub> = -40°C to 85°C<sup>(1)</sup> <sup>(2)</sup>



(1) Total capacitive load for each bus line ≤ 400 pF.

(2) Ensured by design.

## **6.13 PSRR Characteristics**

VDD =  $3.3$  V, T<sub>A</sub> =  $25^{\circ}$ C, PLL bandwidth =  $400$  kHz, VCO Frequency =  $5$  GHz (Integer-N PLL), Output Divider =  $32$ , Output Type = LVPECL/LVDS/HCSL(1)



(1) Refer to *[Parameter Measurement InformationParameter Measurement Information](#page-12-0)* for relevant test conditions.

(2) Measured max spur level with 50-mVpp sinusoidal signal between 50 kHz and 1 MHz applied on VDD pin

(3) DJ<sub>SPUR</sub> (ps, pk-pk) =  $[2 \times 10(SPUR/20) / (\pi \times f_{\text{OUT}})] \times 1e6$ , where PSRR or SPUR in dBc and f<sub>OUT</sub> in MHz.

# **6.14 Other Characteristics**

VDD = 3.3 V  $\pm$  5%, T<sub>A</sub> = -40°C to 85°C



## **6.15 PLL Clock Output Jitter Characteristics**





(1) Refer to *[Parameter Measurement Information](#page-12-0)* for relevant test conditions.

(2) Ensured by characterization.

(3) Phase jitter measured with Agilent E5052 signal source analyzer.



# <span id="page-7-0"></span>**6.16 Typical 156.25-MHz Output Phase Noise Characteristics**

VDD = 3.3 V, TA = 25°C, PLL bandwidth = 400 kHz, VCO Frequency = 5 GHz, Integer-N PLL, Output Divider = 32, Output Type =  $LVPECL/LVDS/HCSL<sup>(1)</sup> (2)$ 



(1) Refer to Parameter Measurement Information for relevant test conditions.

(2) Phase jitter measured with Agilent E5052 signal source analyzer using a differential-to-single ended converter (balun or buffer).

### **6.17 Typical 161.1328125 MHz Output Phase Noise Characteristics**

VDD = 3.3 V,  $T_A$  = 25°C, PLL bandwidth = 400 kHz, VCO Frequency = 5.15625 GHz, Fractional-N PLL, Output Divider = 32, Output Type = LVPECL/LVDS/HCSL<sup>(1)</sup> (2)



(1) Refer to Parameter Measurement Information for relevant test conditions.

(2) Phase jitter measured with Agilent E5052 signal source analyzer using a differential-to-single ended converter (balun or buffer).

#### **6.18 Additional Reliability and Qualification**



<span id="page-8-0"></span>

# **6.19 Typical Characteristics**



**[LMK61E07](https://www.ti.com/product/ja-jp/lmk61e07?qgpn=lmk61e07)** [JAJSE94B](https://www.ti.com/ja-jp/lit/pdf/JAJSE94) – DECEMBER 2017 – REVISED AUGUST 2023 **[www.ti.com/ja-jp](https://www.ti.com/ja-jp)**









**[LMK61E07](https://www.ti.com/product/ja-jp/lmk61e07?qgpn=lmk61e07)** [JAJSE94B](https://www.ti.com/ja-jp/lit/pdf/JAJSE94) – DECEMBER 2017 – REVISED AUGUST 2023 **[www.ti.com/ja-jp](https://www.ti.com/ja-jp)**





<span id="page-12-0"></span>

# **7 Parameter Measurement Information**

# **7.1 Device Output Configurations**



Copyright © 2016, Texas Instruments Incorporated

# 図 **7-1. LVPECL Output DC Configuration During Device Test**

High impedance differential probe



Copyright © 2016, Texas Instruments Incorporated

## 図 **7-2. LVDS Output DC Configuration During Device Test**



#### 図 **7-3. HCSL Output DC Configuration During Device Test**



Copyright © 2016, Texas Instruments Incorporated

#### 図 **7-4. LVPECL Output AC Configuration During Device Test**



<span id="page-13-0"></span>

Copyright © 2016, Texas Instruments Incorporated

# 図 **7-5. LVDS Output AC Configuration During Device Test**



Copyright © 2016, Texas Instruments Incorporated





<span id="page-14-0"></span>

# **8 Detailed Description**

# **8.1 Overview**

The LMK61E07 is a programmable oscillator family that generates commonly used reference clocks. LMK61E07 supports differential outputs with less than 200 fs, rms max random jitter in integer PLL mode and less than 300 fs, rms max random jitter in fractional PLL mode.

# **8.2 Functional Block Diagram**



注

Control blocks are compatible with 1.8-V, 2.5-V, and 3.3-V I/O voltage levels.

# **8.3 Feature Description**

## **8.3.1 Device Block-Level Description**

The LMK61E07 is an integrated oscillator that includes a 50-MHz crystal and a fractional PLL with integrated VCO that supports a frequency range of 4.6 GHz to 5.6 GHz. The PLL block consists of a phase frequency detector (PFD), charge pump, integrated passive loop filter, a feedback divider that can support both integer and fractional values and a delta-sigma engine for noise suppression in fractional PLL mode. Completing the device is the combination of an integer output divider and a differential output buffer. The PLL is powered by on-chip low dropout (LDO) linear voltage regulators and the regulated supply network is partitioned such that the sensitive analog supplies are running from separate LDOs than the digital supplies which use their own LDO. The LDOs provide isolation to the PLL from any noise in the external power supply rail. The device supports fine and

Copyright © 2023 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSE94B&partnum=LMK61E07)* 15



<span id="page-15-0"></span>coarse frequency margining by changing the settings of the integrated oscillator and the output divider, respectively.

### **8.3.2 Device Configuration Control**

The LMK61E07 supports I<sup>2</sup>C programming interface where an I<sup>2</sup>C host can update any device configuration after the device enables the host interface and the host writes a sequence that updates the device registers. Once the device configuration is set, the host can also write to the on-chip EEPROM for a new set of power-up defaults based on the configuration pin settings in the soft pin configuration mode.

#### **8.3.3 Register File Reference Convention**

 $\boxtimes$  8-1 shows the method that this document employs to refer to an individual register bit or a grouping of register bits. If a drawing or text references an individual bit, the format is to specify the register number first and the bit number second. The LMK61E07 contains 38 registers that are 8 bits wide. The register addresses and the bit positions both begin with the number zero (0). The bit address is placed in brackets or after a period. The first bit in the register file is address R0[0] or R0.0 meaning that it is located in Register 0 and is bit position 0. The last bit in the register file is address R72[7] or R72.7, referring to the 8th bit of register address 72 (the 73rd register in the device).  $\boxtimes$  8-1 also lists specific bit positions as a number contained within a box. A box with the register address encloses the group of boxes that represent the bits relevant to the specific device circuitry in context.



図 **8-1. LMK61E07 Register Reference Format**

### **8.3.4 Configuring the PLL**

The PLL in LMK61E07 can be configured to accommodate various output frequencies either through I<sup>2</sup>C programming interface or, in the absence of programming the PLL defaults stored in EEPROM are loaded on power up. The PLL can be configured by setting the Reference Doubler, Integrated PLL Loop Filter, Feedback Divider, and Output Divider. The corresponding register addresses and configurations are detailed in the description section of each block below.

For the PLL to operate in closed-loop mode, the following condition in  $\ddot{\mathcal{R}}$  1 has to be met.

$$
F_{VCO} = F_{REF} \times (D/R) \times [(INT + NUM/DEN)]
$$
 (1)

#### where

- $F<sub>VCO</sub>$ : PLL/VCO Frequency (4.6 GHz to 5.6 GHz)
- F<sub>REF</sub>: 50-MHz reference input
- D: Reference input doubler, 1=Disabled, 2=Enabled
- R: Reference input divider, 1=Divider bypass, 4=Divide-by-4
- INT: PLL feedback divider integer value (12 bits, 1 to 4095)
- NUM: PLL feedback divider fractional numerator value (22 bits, 0 to 4194303)
- DEN: PLL feedback divider fractional denominator value (22 bits, 1 to 4194303)

On LMK61E07, the output frequency is related to the VCO frequency as given in  $\ddot{\mathcal{R}}$  2.

 $F_{\text{OUT}} = F_{\text{VCO}} / \text{OUTDIV}$  (2)

# where

• OUTDIV: Output divider value (9 bits, 5 to 511)

<span id="page-16-0"></span>

The output frequency step size for every bit change in the numerator of the PLL fractional feedback divider is qiven in  $\pm$  3.

STEPSIZE =  $(F_{REF} \times D)/(R \times OUTDIV \times DEN)$  (3)

# **8.3.5 Integrated Oscillator**

The integrated oscillator in LMK61E07 features programmable load capacitances that can be set for the device to either operate at exactly its nominal oscillation frequency or operate at a fixed frequency offset from its nominal oscillation frequency. This is done by programming R16 and R17. More details on frequency margining are provided in *[Fine Frequency Margining](#page-19-0)*.

## **8.3.6 Reference Divider and Doubler**

The reference path has a divider and frequency doubler. The reference divider can be bypassed by programming R24[0] = 0 or can be set to divide-by-4 by programming R24[0] = 1. Enabling the divider results in a lower comparison frequency for the PLL and would result in a 6-dB increase in the in-band phase noise at the output of the LMK61E07 but would result in a finer frequency resolution at the output for every bit change in the numerator of fractional feedback divider. The reference doubler can be enabled by programming R34[5] = 1. Bypassing the divider allows for a higher comparison rate and improved in-band phase noise at the output of the LMK61E07. Enabling the doubler allows a higher comparison frequency for the PLL and would result in a 3-dB reduction in the in-band phase noise at the output of the LMK61E07. Enabling the doubler also results in higher reference and phase detector spurs which will be minimized by enabling the higher order components (R3, C3) of the loop filter and programming them to appropriate values. Disabling the doubler would result in a finer frequency resolution at the output for every bit change in the numerator of the fractional feedback divider and higher in-band phase noise on the device output than when the doubler is enabled. However, the reference and phase detector spurs would be lower on the device output than when the doubler is enabled.

## **8.3.7 Phase Frequency Detector**

The Phase Frequency Detector (PFD) of the PLL takes inputs from the reference path and the feedback divider output and produces an output that is dependent on the phase and frequency difference between the two inputs. The input frequency of the PFD is equal to the 50-MHz reference frequency doubled if the reference doubler is enabled and then divided by 4 if the reference divider is enabled. The feedback frequency to the PFD must equal the reference path frequency to the PFD for the PLL to lock.

# **8.3.8 Feedback Divider (N)**

The N divider of the PLL includes fractional compensation and can achieve any fractional denominator (DEN) from 1 to 4,194,303. The integer portion, INT (valid range 1-4095), is the whole part of the N divider value and the fractional portion, NUM / DEN, is the remaining fraction. INT, NUM, and DEN are programmed in R25/R26, R27/R28/R29, and R30/R31/R32, respectively. The total programmed N divider value, N, is determined by: N = INT + NUM / DEN. The output of the N divider sets the PFD frequency to the PLL. The feedback frequency to the PFD must equal the reference path frequency to the PFD for the PLL to lock. In DCXO mode, the NUM registers can be reprogrammed MSB first and LSB last to update the output frequency without glitches or spikes.

## **8.3.9 Fractional Engine**

The delta signal modulator is a key component of the fractional engine and is involved in noise shaping for better phase noise and spurs in the band of interest. The order of the delta sigma modulator is selectable between the integer mode and third order for fractional PLL mode, and it can be programmed in R33[1:0]. Dithering can be programmed in R33[3:2] and should be disabled for integer PLL mode and set to weak for fractional PLL mode.

## **8.3.10 Charge Pump**

The PLL uses either 1.6-mA charge pump slices when the PLL is set to fractional mode, or 6.4-mA slices when the PLL is set to integer mode. These slices can be selected by programming R34[3:0]. When the PLL is set to fractional mode, a phase shift must be introduced to maintain a linear response and ensure consistent performance across operating conditions and a value of 0x2 should be programmed in R35[6:4]. When the PLL is set to integer mode, a value of 0x0 should be programmed in R35[6:4].



## <span id="page-17-0"></span>**8.3.11 Loop Filter**

The LMK61E07 features a fully integrated loop filter for the PLL that supports programmable loop bandwidth from 100 kHz to 1 MHz. The loop filter components, R2, C1, R3, and C3, can be configured by programming R36, R37, R38, and R39, respectively. The LMK61E07 features a fixed value of C2 of 10 nF. When the PLL is configured in fractional mode, R35[2] should be set to 1. When the reference doubler is disabled for integer mode PLL, R35[2] should be set to 0 and R38[6:0] should be set to 0x00. When the reference doubler is enabled for integer mode PLL, R35[2] should be set to 1 and R38 and R39 are written with the appropriate values.  $\boxtimes$  8-2 shows the loop filter structure of the PLL. It is important to set the PLL to the best possible bandwidth to minimize output jitter.



Copyright © 2016, Texas Instruments Incorporated

図 **8-2. Loop Filter Structure of PLL**

## **8.3.12 VCO Calibration**

The PLL in LMK61E07 is made of LC VCO that is designed using high-Q monolithic inductors to oscillate between 4.6 GHz and 5.6 GHz and has low phase noise characteristics. The VCO must be calibrated to ensure that the clock outputs deliver optimal phase noise performance. Fundamentally, a VCO calibration establishes an optimal operating point within the tuning range of the VCO. Setting R72[1] to 1 causes a VCO recalibration and is necessary after device reconfiguration. VCO calibration automatically occurs on device power up.

## **8.3.13 High-Speed Output Divider**

The high-speed output divider supports divide values of 5 to 511 and is programmed in R22 and R23. The output divider also supports coarse frequency margining that can initiate as low as a 5% change in the output frequency.

## **8.3.14 High-Speed Clock Output**

The clock output on LMK61E07 can be configured as LVPECL, LVDS, or HCSL by programming R21[1:0]. Interfacing to LVPECL, LVDS, or HCSL receivers are done either with direct coupling or with AC-coupling capacitor as shown in  $\overline{\boxtimes}$  [7-1](#page-12-0) through  $\overline{\boxtimes}$  [7-6.](#page-13-0)

The LVDS output structure has integrated 125  $\Omega$  termination between each side (P and N) of the differential pair. The HCSL output structure is open drain and can be DC or AC coupled to HCSL receivers with appropriate termination scheme. The LVPECL output structure is an emitter follower requiring external termination.

<span id="page-18-0"></span>

### **8.3.15 Device Status**

The PLL loss of lock and PLL calibration status can be monitored by reading R66[1:0]. These bits represent a logic-high interrupt output and are self-cleared once the readback is complete.

#### *8.3.15.1 Loss of Lock*

The PLL loss of lock detection circuit is a digital circuit that detects any frequency error, even a single cycle slip. Loss of lock may occur when an incorrect PLL configuration is programmed or the VCO has not been recalibrated.

### **8.4 Device Functional Modes**

#### **8.4.1 Interface and Control**

The host (DSP, Microcontroller, FPGA, and so forth) configures and monitors the LMK61E07 through the I<sup>2</sup>C port. The host reads and writes to a collection of control and status bits called the register map. The device blocks can be controlled and monitored through a specific grouping of bits located within the register file. The host controls and monitors certain device Wide critical parameters directly through register control and status bits. In the absence of the host, the LMK61E07 can be configured to operate from its on-chip EEPROM. The EEPROM array is automatically copied to the device registers upon power up. The user has the flexibility to rewrite the contents of EEPROM from the SRAM up to 100 times.

Within the device registers, there are certain bits that have read or write access. Other bits are read-only (an attempt to write to a read-only bit will not change the state of the bit). Certain device registers and bits are reserved meaning that they must not be changed from their default reset state.  $\boxtimes$  [8-3](#page-19-0) shows interface and control blocks within LMK61E07 and the arrows refer to read access from and write access to the different embedded memories (EEPROM, SRAM).



Device Registers

<span id="page-19-0"></span>

図 **8-3. LMK61E07 Interface and Control Block**

# **8.4.2 DCXO Mode and Frequency Margining**

# *8.4.2.1 DCXO Mode*

In applications that require the LMK61E07 as part of a PLL that is implemented in another device like an FPGA, it can be used as a digitally-controlled oscillator (DCXO) where the frequency control word can be passed along through  $12C$  to the LMK61E07 on a regular basis, which in turn updates the numerator of its fractional feedback divider by the required amount. In such a scenario, the entire portion of numerator for the fractional feedback divider must be written on every attempt MSB first and LSB last to ensure that the output frequency does not jump during the update, as described in *[Feedback Divider \(N\)](#page-16-0)*. In every update cycle, a total of 46 bits needs to be updated leading to a maximum update rate of 8.7 kHz with a maximum I<sup>2</sup>C rate of 1 Mbps. The minimum step size of 0.55 ppb (parts per billion) is achieved for the maximum VCO frequency of 5.6 GHz and when reference input doubler is disabled and reference divider is set to 4. The minimum step size of 4.96 ppb (parts per billion) is achieved for the maximum VCO frequency of 4.8 GHz and when reference input doubler is enabled and reference divider is bypassed.

# *8.4.2.2 Fine Frequency Margining*

IEEE802.3 dictates that Ethernet frames stay compliant to the standard specifications when clocked with a reference clock that is within ±100 ppm of its nominal frequency. In the worst case, an RX node with its local reference clock at –100 ppm from its nominal frequency should be able to work seamlessly with a TX node that has its own local reference clock at +100 ppm from its nominal frequency. Without any clock compensation on the RX node, the read pointer will severely lag behind the write pointer and cause FIFO overflow errors. On the contrary, when the RX node's local clock operates at +100 ppm from its nominal frequency and the TX node's



local clock operates at –100 ppm from its nominal frequency, FIFO underflow errors occur without any clock compensation.

To prevent such overflow and underflow errors from occurring, modern ASICs and FPGAs include a clock compensation scheme that introduces elastic buffers. Such a system, shown in  $\boxtimes$  8-4, is validated thoroughly during the validation phase by interfacing slower nodes with faster ones and ensuring compliance to IEEE802.3. The LMK61E07 provides the ability to fine tune the frequency of its outputs based on changing its load capacitance for the integrated oscillator. This fine tuning can be done through I2C as described in *[Integrated](#page-16-0) [Oscillator](#page-16-0)*. The change in load capacitance is implemented in a manner such that the output of LMK61E07 undergoes a smooth monotonic change in frequency.

### *8.4.2.3 Coarse Frequency Margining*

Certain systems require the processors to be tested at clock frequencies that are slower or faster by 5% or 10%. The LMK61E07 offers the ability to change its output divider for the desired change from its nominal output frequency as explained in *[High-Speed Output Divider](#page-17-0)*.



## 図 **8-4. System Implementation With Clock Compensation for Standards Compliance**



# <span id="page-21-0"></span>**8.5 Programming**

### **8.5.1 I <sup>2</sup>C Serial Interface**

The I<sup>2</sup>C port on the LMK61E07 works as a target device and supports both the 100-kHz standard mode and 1-MHz fast mode operations. Fast mode imposes a glitch tolerance requirement on the control signals. Therefore, the input receivers ignore pulses of less than 50-ns duration. The I2C timing is given in *I <sup>2</sup>[C-Compatible Interface](#page-5-0)  [Characteristics \(SDA, SCL\)](#page-5-0)*. The timing diagram is given in  $\boxtimes$  8-5.



図 **8-5. I <sup>2</sup>C Timing Diagram**

In an I<sup>2</sup>C bus system, the LMK61E07 acts as a target device and is connected to the serial bus (data bus SDA and lock bus SCL). These are accessed through a 7-bit target address transmitted as part of an I<sup>2</sup>C packet. Only the device with a matching target address responds to subsequent I<sup>2</sup>C commands. The device target address is 1011001 or 0x59.

During the data transfer through the I<sup>2</sup>C interface, one clock pulse is generated for each data bit transferred. The data on the SDA line must be stable during the high period of the clock. The high or low state of the data line can change only when the clock signal on the SCL line is low. The start data transfer condition is characterized by a high-to-low transition on the SDA line while SCL is high. The stop data transfer condition is characterized by a low-to-high transition on the SDA line while SCL is high. The start and stop conditions are always initiated by the controller. Every byte on the SDA line must be eight bits long. Each byte must be followed by an acknowledge bit and bytes are sent MSB first. The I<sup>2</sup>C register structure of the LMK61E07 is shown in  $\boxtimes$  8-6.



図 **8-6. I <sup>2</sup>C Register Structure**

The acknowledge bit (A) or non-acknowledge bit (A') is the 9th bit attached to any 8-bit data byte and is always generated by the receiver to inform the transmitter that the byte has been received (when  $A = 0$ ) or not (when A'  $= 0$ ). A = 0 is done by pulling the SDA line low during the 9th clock pulse and A' = 0 is done by leaving the SDA line high during the 9th clock pulse.

The I<sup>2</sup>C controller initiates the data transfer by asserting a start condition which initiates a response from all target devices connected to the serial bus. Based on the 8-bit address byte sent by the controller over the SDA line (consisting of the 7-bit target address (MSB first) and an R/W' bit), the device whose address corresponds to



the transmitted address responds by sending an acknowledge bit. All other devices on the bus remain idle while the selected device waits for data transfer with the controller.

After the data transfer has occurred, stop conditions are established. In write mode, the controller asserts a stop condition to end data transfer during the 10th clock pulse following the acknowledge bit for the last data byte from the target. In read mode, the controller receives the last data byte from the target but does not pull SDA low during the 9th clock pulse. This is known as a non-acknowledge bit. By receiving the non-acknowledge bit, the target knows the data transfer is finished and enters the idle mode. The controller then takes the data line low during the low period before the 10th clock pulse, and high during the 10th clock pulse to assert a stop condition. A generic transaction is shown in  $\boxtimes$  8-7.



### 図 **8-7. Generic Programming Sequence**

The LMK61E07 I2C interface supports *Block Register Write/Read*, *Read/Write SRAM*, and *Read/Write EEPROM*  operations. For *Block Register Write/Read* operations, the I2C controller can individually access addressed registers that are made of an 8-bit data byte.

#### **8.5.2 Block Register Write**

The I<sup>2</sup>C *Block Register Write* transaction is illustrated in  $\boxtimes$  8-8 and consists of the following sequence.

- 1. Controller issues a Start Condition.
- 2. Controller writes the 7-bit Target Address following by a Write bit.
- 3. Controller writes the 8-bit Register address as the CommandCode of the programming sequence.
- 4. Controller writes one or more data bytes each of which should be acknowledged by the target. The target increments the internal register address after each byte.
- 5. Controller issues a Stop Condition to terminate the transaction.



図 **8-8. Block Register Write Programming Sequence**

#### **8.5.3 Block Register Read**

The I<sup>2</sup>C *Block Register Read* transaction is illustrated in ⊠ [8-9](#page-23-0) and consists of the following sequence.

- 1. Controller issues a Start Condition.
- 2. Controller writes the 7-bit Target Address followed by a Write bit.
- 3. Controller writes the 8-bit Register address as the CommandCode of the programming sequence.
- 4. Controller issues a Repeated Start Condition.
- 5. Controller writes the 7-bit Target Address following by a Read bit.
- 6. Target returns one or more data bytes as long as the Controller continues to acknowledge them. The target increments the internal register address after each byte.
- 7. Controller issues a Stop Condition to terminate the transaction.



<span id="page-23-0"></span>

図 **8-9. Block Register Read Programming Sequence**

### **8.5.4 Write SRAM**

The on-chip SRAM is a volatile, shadow memory array used to temporarily store register data, and is intended only for programming the non-volatile EEPROM. The SRAM has the identical data format as the EEPROM map. The register configuration data can be transferred to the SRAM array through special memory access registers in the register map. To successfully program the SRAM, the complete base array and at least one page should be written. The following details the programming sequence to transfer the device registers into the SRAM.

- 1. Program the device registers to match a desired setting.
- 2. Write a 1 to R49[6]. This ensures that the device registers are copied to the SRAM.

The SRAM can also be written with particular values according to the following programming sequence.

- 1. Write the SRAM address in R51.
- 2. Write the desired data byte in R53 in the same  $1<sup>2</sup>C$  transaction and this data byte will be written to the address specified in the step above. Any additional access that is part of the same transaction will cause the SRAM address to be incremented and a write will take place to the next SRAM address. Access to SRAM will terminate at the end of current I<sup>2</sup>C transaction.

#### 注

It is possible to increment SRAM address incorrectly when 2 successive accesses are made to R51.

## **8.5.5 Write EEPROM**

The on-chip EEPROM is a non-volatile memory array used to permanently store register data for a custom device start-up configuration setting to initialize registers upon power up or POR. The EEPROM is comprised of bits shown in the EEPROM Map. The transfer must first happen to the SRAM and then to the EEPROM. During *EEPROM write*, R49[2] is a 1 and the EEPROM contents cannot be accessed. The following details the programming sequence to transfer the entire contents of SRAM to EEPROM.

- 1. Make sure the *Write SRAM* procedure (Write SRAM) was done to commit the register settings to the SRAM with start-up configurations intended for programming to the EEPROM.
- 2. Write 0xBE to R56. This provides basic protection from inadvertent programming of EEPROM.
- 3. Write a 1 to R49[0]. This programs the entire SRAM contents to EEPROM. Once completed, the contents in R48 will increment by 1. R48 contains the total number of EEPROM programming cycles that are successfully completed.
- 4. Write 0x00 to R56 to protect against inadvertent programming of EEPROM.

#### **8.5.6 Read SRAM**

The contents of the SRAM can be read out, one word at a time, starting with that of the requested address. Following details the programming sequence for an SRAM read by address.

- 1. Write the SRAM address in R51.
- 2. The SRAM data located at the address specified in the step above can be obtained by reading R53 in the same I<sup>2</sup>C transaction. Any additional access that is part of the same transaction will cause the SRAM address to be incremented and a read will take place of the next SRAM address. Access to SRAM will terminate at the end of current I2C transaction.



### 注

It is possible to increment SRAM address incorrectly when 2 successive accesses are made to R51.

### **8.5.7 Read EEPROM**

The contents of the EEPROM can be read out, one word at a time, starting with that of the requested address. Following details the programming sequence for an EEPROM read by address.

- 1. Write the EEPROM address in R51.
- 2. The EEPROM data located at the address specified in the step above can be obtained by reading R52 in the same  $I<sup>2</sup>C$  transaction. Any additional access that is part of the same transaction will cause the EEPROM address to be incremented and a read will take place of the next EEPROM address. Access to EEPROM will terminate at the end of current I<sup>2</sup>C transaction.

#### 注

It is possible to increment EEPROM address incorrectly when 2 successive accesses are made to R51.



# <span id="page-25-0"></span>**8.6 Register Maps**

Any bit that is labeled as *RESERVED* should be written with a 0.



表 **8-1. EEPROM Map**





# 表 **8-1. EEPROM Map (continued)**

The default/reset values for each register is specified for LMK61E07.



# 表 **8-2. Register Map**



# 表 **8-2. Register Map (continued)**



<span id="page-28-0"></span>

#### **8.6.1 Register Descriptions**

#### *8.6.1.1 VNDRID\_BY1 Register; R0*

VNDRID\_BY1 and VNDRID\_BY0 registers are used to store the unique 16-bit Vendor Identification number assigned to  $I^2C$  vendors.



#### *8.6.1.2 VNDRID\_BY0 Register; R1*

VNDRID\_BY1 and VNDRID\_BY0 registers are used to store the unique 16-bit Vendor Identification number assigned to  $1^2C$  vendors.



#### *8.6.1.3 PRODID Register; R2*

The Product Identification Number is a unique 8-bit identification number used to identify the LMK61E0.



#### *8.6.1.4 REVID Register; R3*

The REVID register is used to identify the LMK61E07 mask revision.



## *8.6.1.5 TARGETADR Register; R8*

The TARGETADR register reflects the 7-bit I<sup>2</sup>C Target Address value initialized from on-chip EEPROM.



#### *8.6.1.6 EEREV Register; R9*

The EEREV register provides an EEPROM image revision record. EEPROM Image Revision is automatically retrieved from EEPROM and stored in the EEREV register after a reset or after a EEPROM commit operation.



#### *8.6.1.7 DEV\_CTL Register; R10*

The DEV\_CTL register holds the control functions described in the following table.



Copyright © 2023 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSE94B&partnum=LMK61E07)* 29

<span id="page-29-0"></span>**[LMK61E07](https://www.ti.com/product/ja-jp/lmk61e07?qgpn=lmk61e07)** [JAJSE94B](https://www.ti.com/ja-jp/lit/pdf/JAJSE94) – DECEMBER 2017 – REVISED AUGUST 2023 **[www.ti.com/ja-jp](https://www.ti.com/ja-jp)**





# *8.6.1.8 XO\_CAPCTRL\_BY1 Register; R16*

XO Margining Offset Value bits[9:8]



# *8.6.1.9 XO\_CAPCTRL\_BY0 Register; R17*

XO Margining Offset Value bits[7:0]



## *8.6.1.10 DIFFCTL Register; R21*

The DIFFCTL register provides control over Output for LMK61E07.





# *8.6.1.11 OUTDIV\_BY1 Register; R22*

The 9-bit output integer divider value is set by the OUTDIV\_BY1 and OUTDIV\_BY0 registers.



#### *8.6.1.12 OUTDIV\_BY0 Register; R23*

The 9-bit output integer divider value is set by the OUTDIV\_BY1 and OUTDIV\_BY0 registers.



#### *8.6.1.13 RDIVCMOSCTL Register; R24*

Sets R divider for LMK61E07.



#### *8.6.1.14 PLL\_NDIV\_BY1 Register; R25*

The 12-bit N integer divider value for PLL is set by the PLL\_NDIV\_BY1 and PLL\_NDIV\_BY0 registers.



#### *8.6.1.15 PLL\_NDIV\_BY0 Register; R26*

The PLL\_NDIV\_BY0 register is described in the following table.



### *8.6.1.16 PLL\_FRACNUM\_BY2 Register; R27*

The 22-bit Fractional Divider Numerator value for PLL is set by registers PLL FRACNUM BY2, PLL\_FRACNUM\_BY1 and PLL\_FRACNUM\_BY0.



#### **[LMK61E07](https://www.ti.com/product/ja-jp/lmk61e07?qgpn=lmk61e07)** [JAJSE94B](https://www.ti.com/ja-jp/lit/pdf/JAJSE94) – DECEMBER 2017 – REVISED AUGUST 2023 **[www.ti.com/ja-jp](https://www.ti.com/ja-jp)**





# *8.6.1.17 PLL\_FRACNUM\_BY1 Register; R28*

The PLL\_FRACNUM\_BY1 register is described in the following table.



# *8.6.1.18 PLL\_FRACNUM\_BY0 Register; R29*

The PLL\_FRACNUM\_BY0 register is described in the following table.



## *8.6.1.19 PLL\_FRACDEN\_BY2 Register; R30*

The 22-bit Fractional Divider Denominator value for PLL is set by registers PLL\_FRACDEN\_BY2, PLL\_FRACDEN\_BY1 and PLL\_FRACDEN\_BY0.



## *8.6.1.20 PLL\_FRACDEN\_BY1 Register; R31*

The PLL\_FRACDEN\_BY1 register is described in the following table.



#### *8.6.1.21 PLL\_FRACDEN\_BY0 Register; R32*

The PLL\_FRACDEN\_BY0 register is described in the following table.



## *8.6.1.22 PLL\_MASHCTRL Register; R33*

The PLL\_MASHCTRL register provides control of the fractional divider for PLL.







# *8.6.1.23 PLL\_CTRL0 Register; R34*

The PLL\_CTRL1 register provides control of PLL. The PLL\_CTRL1 register fields are described in the following table.





# <span id="page-33-0"></span>*8.6.1.24 PLL\_CTRL1 Register; R35*

The PLL\_CTRL3 register provides control of PLL. The PLL\_CTRL3 register fields are described in the following table.



# *8.6.1.25 PLL\_LF\_R2 Register; R36*

The PLL\_LF\_R2 register controls the value of the PLL Loop Filter R2.



# *8.6.1.26 PLL\_LF\_C1 Register; R37*

The PLL\_LF\_C1 register controls the value of the PLL Loop Filter C1.





# *8.6.1.27 PLL\_LF\_R3 Register; R38*

The PLL\_LF\_R3 register controls the value of the PLL Loop Filter R3.



# *8.6.1.28 PLL\_LF\_C3 Register; R39*

The PLL\_LF\_C3 register controls the value of the PLL Loop Filter C3.



#### *8.6.1.29 PLL\_CALCTRL Register; R42*

The PLL\_CALCTRL register is described in the following table.





# *8.6.1.30 NVMSCRC Register; R47*

The NVMSCRC register holds the Stored CRC (Cyclic Redundancy Check) byte that has been retrieved from on-chip EEPROM.



### *8.6.1.31 NVMCNT Register; R48*

The NVMCNT register is intended to reflect the number of on-chip EEPROM Erase/Program cycles that have taken place in EEPROM. The count is automatically incremented by hardware and stored in EEPROM.



#### *8.6.1.32 NVMCTL Register; R49*

The NVMCTL register allows control of the on-chip EEPROM Memories.







### *8.6.1.33 NVMLCRC Register; R50*

The NVMLCRC register holds the Live CRC (Cyclic Redundancy Check) byte.



#### *8.6.1.34 MEMADR Register; R51*

The MEMADR register holds 7-bits of the starting address for on-chip SRAM or EEPROM access.



## *8.6.1.35 NVMDAT Register; R52*

The NVMDAT register returns the on-chip EEPROM contents from the starting address specified by the MEMADR register.



## *8.6.1.36 RAMDAT Register; R53*

The RAMDAT register provides read and write access to the SRAM that forms part of the on-chip EEPROM module.

**[LMK61E07](https://www.ti.com/product/ja-jp/lmk61e07?qgpn=lmk61e07)**





# *8.6.1.37 NVMUNLK Register; R56*

The NVMUNLK register provides a rudimentary level of protection to prevent inadvertent programming of the onchip EEPROM.





# *8.6.1.38 INT\_LIVE Register; R66*

The INT\_LIVE register reflects the current status of the interrupt sources.



### *8.6.1.39 SWRST Register; R72*

The SWRST1 register provides software reset control for specific on-chip modules. Each bit in this register is individually self cleared after a write operation. The SWRST1 register will always return 0x00 in a read transaction.





# <span id="page-39-0"></span>**9 Application and Implementation**

注

以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

# **9.1 Application Information**

The LMK61E07 features fine and coarse frequency margining capabilities which allow it to be used in applications requiring the output frequency to be adjusted on the fly. In fractional PLL mode, the numerator of the PLL fractional feedback divider can be updated over  $1^2C$  to update the output frequency without glitches or spikes, allowing the device to be used as a DCXO. The output frequency step size for every bit change in the numerator of the PLL fractional feedback divider is given in *[Configuring the PLL](#page-15-0)*. The *[Application Curves](#page-43-0)* section below illustrates the glitch-less switch in output frequency when the numerator is updated. The frequency margining features can also aid the hardware designer during the system debug and validation phase.

# **9.2 Typical Application**



図 **9-1. LMK61E07 Typical Application**

## **9.2.1 Design Requirements**

Consider a typical digital subscriber line (DSL) application, in which a local modem must track the clock signal of a network modem to ensure accurate and efficient data transfer. In such systems, a DCXO is implemented to allow a local processor to digitally control the oscillator frequency to maintain synchronization. An example of such a clock frequency would be 70.656 MHz.

The typical schematic above shows the  $I<sup>2</sup>C$  connection to the processor and output configurations for LVPECL AC coupling. .

The *Detailed Design Procedure* below describes the procedure to generate and adjust the required output frequency for the above scenario using LMK61E07.

#### **9.2.2 Detailed Design Procedure**

This design procedure will give a quick outline of the process of configuring the LMK61E07 in the above use case. Typically, the easiest approach to configuring the PLL is to start with the desired output frequency and work backwards.

- 1. VCO Frequency Selection
	- The first step is to calculate the possible VCO frequencies given the required output frequency of 70.656 MHz. The LMK61E07 output divider that can be set from /5 to /511. The VCO can output frequencies from 4.6 GHz to 5.6 GHz. Therefore, the output frequency multiplied by the total divide value must fall within this range.



- To determine the boundary of the total divide value, we can divide the VCO frequency limits by the output frequency, resulting in a range of 65.1 to 79.3. Any output divider value within this range will result in a valid VCO frequency. A few possible divider combinations and the resulting VCO frequencies are listed in columns 1 and 2, respectively, of  $\frac{1}{2}$  9-1 below.
- 2. Input Divider and Doubler/Phase Detector Frequency Configuration
	- The next step is to set the reference divider and doubler in the reference frequency path to the PLL. The reference divider can be set to /1 or /4, and the doubler can be set to x1 or x2. The main trade-off is that a higher phase detector frequency will result in better output phase noise performance and a lower phase detector frequency will result in a finer output frequency step size when adjusting the feedback divider numerator in DCXO mode.
	- In the DSL application, a finer step size is desired so the reference divider will be set to /4 and the doubler to x1 to minimize the phase detector frequency. The phase detector frequency can then be calculated by multiplying and dividing the reference frequency of 50 MHz by those values, resulting in 12.5 MHz.
	- Note that in some applications, a trade-off in step size to obtain better phase noise performance is acceptable. In that case the design procedure can be continued, substituting the relevant reference divider and doubler configuration and phase detector frequency.
- 3. Feedback Divider Selection
	- The possible feedback divider values can then be calculated by dividing the VCO frequency by the phase detector frequency. The possible values are listed in column 3 of  $\frac{1}{\mathcal{R}}$  9-1.
	- Glitch-less frequency margining in DCXO mode is achieved by adjusting the numerator of the feedback divider without changing the integer value of the divider, which could cause a frequency glitch. Therefore, the output frequency tuning range is limited by which VCO frequency and feedback divider we select out of the valid combinations. To obtain as equal of a tuning range above and below the nominal output frequency as possible, a feedback divider value with fractional portion as close to 1/2 as possible should be chosen.
	- The VCO frequency of 5369.856 MHz results in a feedback divider of 429.58848, which has a fractional portion closest to 1/2. The decimal converted to a fraction is 429+58848/100000. To minimize step size, the fraction can be converted to the maximum equivalent fraction of 2412768/4100000 as limited by the maximum denominator of 4194303.
- 4. Frequency Margining
	- With the device configured to output the nominal frequency of 70.656 MHz, the numerator can be adjusted over  $1^2C$  to tune the output frequency.
	- Using equation 3 in *[Configuring the PLL](#page-15-0)*, the step size of this configuration can be calculated to be approximately  $4x10^{-8}$  MHz or 0.58 ppb.
	- The maximum and minimum tuning range limits can be determined by calculating the maximum shift in frequency from nominal without changing the integer portion of the feedback divider (including setting the numerator to zero or equal to the denominator). In this case, the limits are a maximum of +955 ppm and a minimum of –1365 ppm from nominal.

| 1. EXAMPLE OUTPUT DIVIDER<br><b>VALUES</b> | <b>2. POSSIBLE VCO</b><br><b>FREQUENCIES (MHz)</b> | 3. FEEDBACK DIVIDER WITH<br>$PDF=12.5 MHz$ | 4. EQUIVALENT FRACTIONAL<br><b>FEEDBACK DIVIDER VALUES</b> |
|--------------------------------------------|----------------------------------------------------|--------------------------------------------|------------------------------------------------------------|
| 68                                         | 4804.608                                           | 384.36864                                  | 384+1511424/4100000                                        |
| 70                                         | 4945.92                                            | 395.6736                                   | 395+2822384/4190000                                        |
| 72                                         | 5087.232                                           | 406.97856                                  | 406+4012096/4100000                                        |
| 75                                         | 5299.2                                             | 423.936                                    | 423+3925584/4194000                                        |
| 76                                         | 5369.856                                           | 429.58848                                  | 429+2412768/4100000                                        |

表 **9-1. PLL Configuration Options**

## *9.2.2.1 PLL Loop Filter Design*

The EVM software tool TICS Pro/Oscillator Programming Tool can be used to aid loop filter design. The Easy Configuration GUI is able to generate a suggested set of loop filter values given a desired output frequency. The



tool recommends a PLL configuration that is designed to minimize jitter. As of the publication of this document, it is not yet able to optimize for desired tuning range in DCXO mode. When configuring the device for operation in DCXO mode, TI recommends using the software suggested loop filter settings as a starting point and then perform the procedure described in *[Detailed Design Procedure](#page-39-0)* to optimize the PLL configuration to suit the application needs.

A general set of loop filter design guidelines are given below:

- There are many device configurations to achieve the desired output frequency from a device. However there are some optimizations and trade-offs to be considered.
- The guidelines below may be followed when configuring PLL related dividers or other related registers:
	- For lowest possible in-band PLL flat noise, maximize phase detector frequency to minimize N divide value.
	- For fractional divider values, keep the denominator at highest value possible to minimize spurs. It is also best to use a higher order modulator whenever possible for the same reason.
	- $-$  As a rule of thumb, keep the phase detector frequency approximately between 10  $\times$  PLL loop bandwidth and  $100 \times$  PLL loop bandwidth. A phase detector frequency less than  $5 \times$  PLL bandwidth may be unstable.
	- While designing the loop filter, adjusting the charge pump current or N value can help with loop filter component selection. Lower charge pump currents and larger N values result in smaller component values but may increase impacts of leakage and reduce PLL phase noise performance.

### *9.2.2.2 Spur Mitigation Techniques*

The LMK61E07 offers several programmable features for optimizing fractional spurs. To get the best out of these features, it makes sense to understand the different kinds of spurs as well as their behaviors, causes, and remedies. Although optimizing spurs may involve some trial and error, there are ways to make this process more systematic. TI offers the *[Clock Design Tool](https://www.ti.com/jp/lit/pdf/snau082)* (SNAU082) for more information and estimation of fractional spurs.

#### **9.2.2.2.1 Phase Detection Spur**

The phase detector spur occurs at an offset from the carrier equal to the phase detector frequency, f<sub>PD</sub>. To minimize this spur, consider a lower phase detector frequency. In some cases where the loop bandwidth is very wide relative to the phase detector frequency, some benefit might be gained from using a narrower loop bandwidth or adding poles to the loop filter by using R3 and C3 if previously unused, but otherwise the loop filter has minimal impact. Bypassing at the supply pins and board layout can also have an impact on this spur, especially at higher phase detector frequencies.

#### **9.2.2.2.2 Integer Boundary Fractional Spur**

This spur occurs at an offset equal to the difference between the VCO frequency and the closest integer channel for the VCO. For instance, if the phase detector frequency is 100 MHz and the VCO frequency is 5003 MHz, then the integer boundary spur would be at 3-MHz offset. This spur can be either PLL or VCO dominated. If it is PLL dominated, decreasing the loop bandwidth and some of the programmable fractional words may impact this spur. If the spur is VCO dominated, then reducing the loop filter will not help, but rather reducing the phase detector and having good slew rate and signal integrity at the selected reference input will help.

#### **9.2.2.2.3 Primary Fractional Spur**

These spurs occur at multiples of  $f_{\text{PD}}/$ DEN and are not the integer boundary spur. For instance, if the phase detector frequency is 100 MHz and the fraction is 3/100, the primary fractional spurs would be at 1 MHz, 2 MHz, 4 MHz, 5 MHz, 6 MHz, and so forth. These are impacted by the loop filter bandwidth and modulator order. If a small frequency error is acceptable, then a larger equivalent fraction may improve these spurs. This larger unequivalent fraction pushes the fractional spur energy to much lower frequencies that where they are not impactful to the system performance.

#### **9.2.2.2.4 Sub-Fractional Spur**

These spurs appear at a fraction of  $f_{PD}/DEN$  and depend on modulator order. With the first order modulator, there are no sub-fractional spurs. The second order modulator can produce 1/2 sub-fractional spurs if the denominator is even. A third order modulator can produce sub-fractional spurs at 1/2, 1/3, or 1/6 of the offset, depending if it is divisible by 2 or 3. For instance, if the phase detector frequency is 100 MHz and the fraction is



3/100, no sub-fractional spurs for a first order modulator or sub-fractional spurs at multiples of 1.5 MHz for a second or third order modulator would be expected. Aside from strategically choosing the fractional denominator and using a lower order modulator, another tactic to eliminate these spurs is to use dithering and express the fraction in larger equivalent terms. Because dithering also adds phase noise, its level needs to be managed to achieve acceptable phase noise and spurious performance.

 $\frac{1}{20}$  Summarizes spur and mitigation techniques.



# 表 **9-2. Spur and Mitigation Techniques**

## *9.2.2.3 Device Programming*

The EVM software tool TICS Pro/Oscillator Programming Tool can be used to program the device with the desired configuration. Simply select the *Program EEPROM* option and the software will automatically load the current configuration to EEPROM. The settings will then be available upon subsequent startup without the need to reload the registers over I<sup>2</sup>C.



## <span id="page-43-0"></span>**9.2.3 Application Curves**



## **9.3 Power Supply Recommendations**

For best electrical performance of the LMK61E07 device, TI recommends using a combination of 10 µF, 1 µF, and 0.1 µF on its power supply bypass network. TI also recommends using component side mounting of the power supply bypass capacitors, and it is best to use 0201 or 0402 body size capacitors to facilitate signal routing. Keep the connections between the bypass capacitors and the power supply on the device as short as possible. Ground the other side of the capacitor using a low impedance connection to the ground plane.  $\boxtimes$  [9-4](#page-44-0) shows the layout recommendation for power supply decoupling of LMK61E07.

### **9.4 Layout**

#### **9.4.1 Layout Guidelines**

*Ensured Thermal Reliability*, *Best Practices for Signal Integrity* and *[Recommended Solder Reflow Profile](#page-44-0)* provide recommendations for board layout, solder reflow profile and power supply bypassing when using LMK61E07 to ensure good thermal and electrical performance and overall signal integrity of entire system.

#### *9.4.1.1 Ensured Thermal Reliability*

The LMK61E07 is a high performance device. Therefore pay careful attention to device configuration and printed-circuit board (PCB) layout with respect to power consumption. The ground pin needs to be connected to the ground plane of the PCB through three vias or more, as shown in  $\boxtimes$  [9-4](#page-44-0), to maximize thermal dissipation out of the package.

式 4 describes the relationship between the PCB temperature around the LMK61E07 and its junction temperature.

$$
T_B = T_J - \Psi_{JB} * P \tag{4}
$$

where

- $T_B$ : PCB temperature around the LMK61E07
- T<sup>J</sup> : Junction temperature of LMK61E07
- ΨJB: Junction-to-board thermal resistance parameter of LMK61E07 (36.7°C/W without airflow)
- P: On-chip power dissipation of LMK61E07

To ensure that the maximum junction temperature of LMK61E07 is below 115°C, it can be calculated that the maximum PCB temperature without airflow should be at 90°C or below when the device is optimized for best performance resulting in maximum on-chip power dissipation of 0.69 W.

#### *9.4.1.2 Best Practices for Signal Integrity*

For best electrical performance and signal integrity of entire system with LMK61E07, TI recommends routing vias into decoupling capacitors and then into the LMK61E07. TI also recommends increasing the via count and

<span id="page-44-0"></span>

width of the traces wherever possible. These steps ensure lowest impedance and shortest path for highfrequency current flow.  $\boxtimes$  9-4 shows the layout recommendation for LMK61E07.

#### *9.4.1.3 Recommended Solder Reflow Profile*

TI also recommends following the solder paste supplier's recommendations to optimize flux activity and to achieve proper melting temperatures of the alloy within the guidelines of J-STD-20. It is preferable for the LMK61E07 to be processed with the lowest peak temperature possible while also remaining below the components peak temperature rating as listed on the MSL label. The exact temperature profile would depend on several factors including maximum peak temperature for the component as rated on the MSL label, Board thickness, PCB material type, PCB geometries, component locations, sizes, densities within PCB, as well solder manufactures recommended profile, and capability of the reflow equipment to as confirmed by the SMT assembly operation.

### **9.4.2 Layout Example**



図 **9-4. LMK61E07 Layout Recommendation for Power Supply and Ground**



# <span id="page-45-0"></span>**10 Device and Documentation Support**

# **10.1 Documentation Support**

# **10.1.1 Related Documentation**

For related documentation see the following:

- • *[Clock Design Tool](https://www.ti.com/jp/lit/pdf/snau082)* (SNAU082)
- *[PLL Performance, Simulation, and Design](http://www.ti.com/tool/pll_book)*

# **10.2** ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、[ti.com](https://www.ti.com) のデバイス製品フォルダを開いてください。「更新の通知を受 け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細 については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

# **10.3** サポート・リソース

TI E2E™ サポート [・フォーラム](https://e2e.ti.com)は、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するも のではなく、必ずしも TI の見解を反映したものではありません。TI の[使用条件を](https://www.ti.com/corp/docs/legal/termsofuse.shtml)参照してください。

# **10.4 Trademarks**

PLLatinum™ and TI E2E™ are trademarks of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

## **10.5** 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

# **10.6** 用語集

[テキサス・インスツルメンツ用語集](https://www.ti.com/lit/pdf/SLYZ022) この用語集には、用語や略語の一覧および定義が記載されています。

# **11 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

# **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024



\*All dimensions are nominal



# **GENERIC PACKAGE VIEW**

# **QFM**

**QUAD FLAT MODULE** 



Images above are just a representation of the package family, actual package may vary.<br>Refer to the product data sheet for package details.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI [の販売条件、](https://www.ti.com/ja-jp/legal/terms-conditions/terms-of-sale.html)または [ti.com](https://www.ti.com) やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated