









SN74LV86A-Q1

SCLS534D - AUGUST 2003 - REVISED AUGUST 2023

# SN74LV86A-Q1 Automotive Quadruple 2-Input Exclusive-Or Gate

#### 1 Features

- Qualified for automotive applications
- Operation of 2-V to 5.5-V V<sub>CC</sub>
- Typical V<sub>OLP</sub> (output ground bounce) <0.8 V at V<sub>CC</sub>  $= 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Typical  $V_{OHV}$  (output  $V_{OH}$  undershoot) >2.3 V at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C
- Support mixed-mode voltage operation on all ports

## 2 Description

The SN74LV86A-Q1 is a quadruple 2-input exclusive-OR gate designed for 2-V to 5.5-V V<sub>CC</sub> operation.

### **Package Information**

| PART NUMBER  | PACKAGE <sup>1</sup> | PACKAGE SIZE <sup>2</sup> |
|--------------|----------------------|---------------------------|
| SN74LV86A-Q1 | PW (TSSOP, 14)       | 5.00 mm × 6.4 mm          |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and (2)includes pins, where applicable.



**Logic Symbol** 

This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# **Table of Contents**

| 1 Features                                                     | 5.10 Operating Characteristics                       |
|----------------------------------------------------------------|------------------------------------------------------|
| Revision History2                                              | 7 Detailed Description                               |
| 4 Pin Configuration and Functions3                             | 7.1 Overview8                                        |
| 5 Specifications4                                              | 7.2 Functional Block Diagram                         |
| 5.1 Absolute Maximum Ratings4                                  | 7.3 Device Functional Modes                          |
| 5.2 ESD Ratings4                                               | 8 Device and Documentation Support                   |
| 5.3 Recommended Operating Conditions4                          | 8.1 Documentation Support (Analog)                   |
| 5.4 Thermal Information5                                       | 8.2 Receiving Notification of Documentation Updates9 |
| 5.5 Electrical Characteristics5                                | 8.3 Support Resources9                               |
| 5.6 Switching Characteristics, V <sub>CC</sub> = 2.5 V ±0.2 V5 | 8.4 Trademarks9                                      |
| 5.7 Switching Characteristics, V <sub>CC</sub> = 3.3 V ±0.3 V5 | 8.5 Electrostatic Discharge Caution                  |
| 5.8 Switching Characteristics, V <sub>CC</sub> = 5 V ±0.5 V6   | 8.6 Glossary                                         |
| 5.9 Noise Characteristics6                                     | 9 Mechanical, Packaging, and Orderable Information   |

# **3 Revision History**

# Changes from Revision C (April 2008) to Revision D (August 2023)

Page

 Added Package Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device Functional Modes, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section



# **4 Pin Configuration and Functions**



Figure 4-1. PW Package, 14-Pin TSSOP (Top View)

| PIN |                 | TYPE <sup>(1)</sup> | DECOR!ETION     |
|-----|-----------------|---------------------|-----------------|
| NO. | NAME            | TYPE(!)             | DESCRIPTION     |
| 1   | 1A              | I                   | 1A input        |
| 2   | 1B              | 1                   | 1B              |
| 3   | 1Y              | 0                   | 1Y              |
| 4   | 2A              | 1                   | 2A              |
| 5   | 2B              | 1                   | 2B              |
| 6   | 2Y              | 0                   | 2Y              |
| 7   | GND             | _                   | GND             |
| 8   | 3Y              | 0                   | 3Y              |
| 9   | 3A              | 1                   | 3A              |
| 10  | 3B              | 1                   | 3B              |
| 11  | 4Y              | 0                   | 4Y              |
| 12  | 4A              | 1                   | 4A              |
| 13  | 4B              | 1                   | 4B              |
| 14  | V <sub>CC</sub> | _                   | V <sub>CC</sub> |

<sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)(1)

|                  |                                                                                       |                                       |  | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------------------------------------------|---------------------------------------|--|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                                                                  |                                       |  | -0.5 | 7                     | V    |
| VI               | Input voltage range <sup>(2)</sup>                                                    | put voltage range <sup>(2)</sup>      |  |      | 7                     | V    |
| Vo               | Voltage applied to any output in the high-impedance or power-off state <sup>(2)</sup> |                                       |  | -0.5 | 7                     | V    |
| Vo               | Output voltage range <sup>(2) (3)</sup>                                               |                                       |  | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                                   | V <sub>I</sub> < 0                    |  |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                                                  | V <sub>O</sub> < 0                    |  |      | -50                   | mA   |
| Io               | Continuous output current                                                             | V <sub>O</sub> = 0 to V <sub>CC</sub> |  | -25  | 25                    | mA   |
|                  | Continuous current through V <sub>CC</sub> or GI                                      | ND                                    |  | -50  | 50                    | mA   |
| T <sub>stg</sub> | Storage temperature                                                                   |                                       |  | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The value is limited to 5.5-V maximum.

# 5.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                           |                                  | MIN                   | MAX                   | UNIT |
|-----------------|---------------------------|----------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage            |                                  | 2                     | 5.5                   | V    |
|                 |                           | V <sub>CC</sub> = 2 V            | 1.5                   |                       |      |
|                 | High level input veltage  | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> x 0.7 |                       | V    |
| V <sub>IH</sub> | High-level input voltage  | V <sub>CC</sub> = 3 V to 3.6 V   | V <sub>CC</sub> x 0.7 |                       | V    |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> x 0.7 |                       |      |
|                 | Low-level input voltage   | V <sub>CC</sub> = 2 V            |                       | 0.5                   |      |
| .,              |                           | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | V <sub>CC</sub> x 0.3 | V    |
| V <sub>IL</sub> | Low-level input voltage   | V <sub>CC</sub> = 3 V to 3.6 V   |                       | V <sub>CC</sub> x 0.3 | V    |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | V <sub>CC</sub> x 0.3 |      |
| VI              | Input voltage             |                                  | 0                     | 5.5                   | V    |
| Vo              | Output voltage            |                                  | 0                     | V <sub>CC</sub>       | V    |
|                 |                           | V <sub>CC</sub> = 2 V            |                       | -50                   | μΑ   |
|                 | High level output ourrent | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | -2                    |      |
| I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 3 V to 3.6 V   |                       | -6                    | mA   |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | -12                   |      |
|                 |                           | V <sub>CC</sub> = 2 V            |                       | 50                    | μΑ   |
|                 | Low level output ourrent  | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | 2                     |      |
| I <sub>OL</sub> | Low-level output current  | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 6                     | mA   |
|                 |                           | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | 12                    |      |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

over operating free-air temperature range (unless otherwise noted)(1)

|                |                                    |                                  | MIN | MAX | UNIT |
|----------------|------------------------------------|----------------------------------|-----|-----|------|
| Δt/Δν          |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V |     | 200 |      |
|                | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V   |     | 100 | ns/V |
|                |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |     | 20  |      |
| T <sub>A</sub> | Operating free-air temperature     |                                  | -40 | 105 | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

#### 5.4 Thermal Information

over operating free-air temperature range (unless otherwise noted)

|                 | THERMAL METRIC(1)                      | PW      | UNIT |
|-----------------|----------------------------------------|---------|------|
|                 | THERMAL METRIC                         | 14 PINS | ONIT |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 113     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                 | TEST CONDITIONS                               | V <sub>cc</sub> | MIN                   | TYP | MAX  | UNIT |
|------------------|-------------------------------------------|-----------------------------------------------|-----------------|-----------------------|-----|------|------|
|                  |                                           | I <sub>OH</sub> = -50 μA                      | 2 to 5.5 V      | V <sub>CC</sub> – 0.1 |     |      |      |
|                  | High lovel output voltage                 | I <sub>OH</sub> = -2 mA                       | 2.3 V           | 2                     |     |      | V    |
| V <sub>OH</sub>  | High level output voltage                 | I <sub>OH</sub> = -6 mA                       | 3 V             | 2.48                  |     |      | V    |
|                  |                                           | I <sub>OH</sub> = -12 mA                      | 4.5 V           | 3.8                   |     |      |      |
|                  | Low level output voltage                  | I <sub>OL</sub> = 50 μA                       | 2 to 5.5 V      |                       |     | 0.1  |      |
|                  |                                           | I <sub>OL</sub> = 2 mA                        | 2.3 V           |                       |     | 0.4  | V    |
| V <sub>OL</sub>  |                                           | I <sub>OL</sub> = 6 mA                        | 3 V             |                       |     | 0.44 | V    |
|                  |                                           | I <sub>OL</sub> = 12 mA                       | 4.5 V           |                       |     | 0.55 |      |
| I <sub>I</sub>   | Input leakage current                     | V <sub>I</sub> = 5.5 V or GND                 | 0 to 5.5 V      |                       |     | ±1   | μA   |
| I <sub>CC</sub>  | Supply current                            | $V_I = V_{CC}$ or GND, $I_O = 0$              | 5.5 V           |                       |     | 20   | μA   |
| I <sub>off</sub> | Input/Output Power-Off<br>Leakage Current | V <sub>I</sub> or V <sub>O</sub> = 0 to 5.5 V | 0               |                       |     | 5    | μΑ   |
| Ci               | Input Capacitance                         | V <sub>I</sub> = V <sub>CC</sub> or GND       | 3.3 V           |                       | 1.4 |      | pF   |

# 5.6 Switching Characteristics, V<sub>CC</sub> = 2.5 V ±0.2 V

over recommended operating free-air temperature range,  $V_{CC}$  = 2.5 V ±0.2 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER       | FROM (INPUT) | TO (OUTPUT) | LOAD                   | T <sub>A</sub> = 25°C |      | MIN  | MAX        | UNIT |      |
|-----------------|--------------|-------------|------------------------|-----------------------|------|------|------------|------|------|
| FARAMETER       | PROW (INFOT) | 10 (001F01) | CAPACITANCE            | MIN                   | TYP  | MAX  | IVIIN IVIA | WAX  | ONII |
| t <sub>pd</sub> | A or B       | Y           | C <sub>L</sub> = 50 pF |                       | 10.5 | 22.6 | 1          | 26.5 | ns   |

# 5.7 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range,  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER       | FROM (INPUT) | TO (OUTPUT) | LOAD                   | T <sub>A</sub> = 25°C |     | MIN  | MAX | UNIT |      |
|-----------------|--------------|-------------|------------------------|-----------------------|-----|------|-----|------|------|
| PARAMETER       | PROW (INPUT) | 10 (001F01) | CAPACITANCE            | MIN                   | TYP | MAX  |     |      | UNII |
| t <sub>pd</sub> | A or B       | Y           | C <sub>L</sub> = 50 pF |                       | 7.4 | 14.5 | 1   | 16.5 | ns   |



# 5.8 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ±0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER       | FROM (INPUT) | TO (OUTPUT) | LOAD                   | T <sub>A</sub> = 25°C |     |     | MIN     | MAX  | UNIT |
|-----------------|--------------|-------------|------------------------|-----------------------|-----|-----|---------|------|------|
| PARAMETER       | PROW (INPUT) | 10 (001F01) | CAPACITANCE            | MIN                   | TYP | MAX | MIN MAX | UNII |      |
| t <sub>pd</sub> | A or B       | Y           | C <sub>L</sub> = 50 pF |                       | 5.3 | 8.8 | 1       | 10   | ns   |

### **5.9 Noise Characteristics**

 $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ 

|                    | PARAMETER                                     | MIN  | TYP  | MAX  | UNIT |
|--------------------|-----------------------------------------------|------|------|------|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.2  | 0.8  |      |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.1 | -0.8 |      |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 3.1  |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.31 |      |      |      |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |      |      | 0.99 |      |

(1) Characteristics are for surface-mount packages only.

# 5.10 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|     | PARAMETER                     | TEST CONDITIONS                    | V <sub>cc</sub> | TYP | UNIT |
|-----|-------------------------------|------------------------------------|-----------------|-----|------|
| C   | Power dissipation capacitance | C = 50 pE f = 10 MHz               | 3.3 V           | 8.4 | nE   |
| Cpd | rowel dissipation capacitance | C <sub>L</sub> = 50 pF, f = 10 MHz | 5 V             | 8.8 | p⊦   |

Submit Document Feedback

### **6 Parameter Measurement Information**



- C<sub>1</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq 3$  ns.  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and tPZH are the same as  $t_{en}$ .
- G.  $t_{PHL}$  and  $t_{PLH}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 6-1. Load Circuit and Voltage Waveforms



# 7 Detailed Description

### 7.1 Overview

The SN74LV86A is a quadruple 2-input exclusive-OR gate designed for 2-V to 5.5-V V<sub>CC</sub> operation.

This device contains four independent 2-input exclusive-OR gates. It performs the Boolean function  $Y = A \oplus B$  or  $Y = \overline{AB} + \overline{AB}$  in positive logic.

A common application is as a true/complement element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output.

# 7.2 Functional Block Diagram



These are five equivalent exclusive-OR symbols valid for an 'LV86A gate in positive logic; negation can be shown at any two ports.



Figure 7-1. Exclusive-OR Logic

### 7.3 Device Functional Modes

**Table 7-1. Function Table** 

| INPUT | OUTPUT <sup>(2)</sup> |   |  |  |  |  |  |  |  |
|-------|-----------------------|---|--|--|--|--|--|--|--|
| Α     | В                     | Y |  |  |  |  |  |  |  |
| L     | L                     | L |  |  |  |  |  |  |  |
| L     | Н                     | Н |  |  |  |  |  |  |  |
| Н     | L                     | Н |  |  |  |  |  |  |  |
| Н     | Н                     | L |  |  |  |  |  |  |  |

- (1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care
- (2) H = Driving High, L = Driving Low, Z = High Impedance State

# 8 Device and Documentation Support

# 8.1 Documentation Support (Analog)

#### 8.1.1 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 8-1. Related Links

| PARTS        | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------------|----------------|--------------|---------------------|---------------------|---------------------|
| SN74LV86A-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |

# 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 18-Jul-2023

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                   |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| SN74LV86ATPWRG4Q1 | ACTIVE | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | LV86AT               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV86A-Q1:

# **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Jul-2023

Catalog: SN74LV86A

● Enhanced Product : SN74LV86A-EP

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV86ATPWRG4Q1 | TSSOP | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV86ATPWRG4Q1 | TSSOP | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 25-Sep-2024



### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV86ATPWRG4Q1 | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV86ATPWRG4Q1 | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated