







**[SN74LVC1G123](https://www.ti.com/product/SN74LVC1G123)** [SCES586E](https://www.ti.com/lit/pdf/SCES586) – JULY 2004 – REVISED MARCH 2024

# **SN74LVC1G123 Single Retriggerable Monostable Multivibrator With Schmitt-Trigger Inputs**

## **1 Features**

<span id="page-0-0"></span>**TEXAS** 

**INSTRUMENTS** 

- Available in the Texas Instruments NanoFree™ Package
- Supports 5V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5V
- Max  $t_{\text{pd}}$  of 8ns at 3.3V
- Supports Mixed-Mode Voltage Operation on All Ports
- Supports Down Translation to  $V_{CC}$
- Schmitt-Trigger Circuitry on  $\overline{A}$  and B Inputs for Slow Input Transition Rates
- Edge Triggered From Active-High or Active-Low Gated Logic Inputs
- Retriggerable for Very Long Output Pulses, Up to 100% Duty Cycle
- Overriding Clear Terminates Output Pulse
- Glitch-Free Power-Up Reset on Outputs
- I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- **ESD Protection Exceeds JESD 22** 
	- 2000V Human-Body Model (A114-A)
	- 200V Machine Model (A115-A)
	- 1000V Charged-Device Model (C101)

# **2 Applications**

- AV Receivers
- Blu-ray Players and Home Theaters
- DVD Recorders and Players
- Desktop PCs or Notebook PCs
- Digital Radio and Internet Radio Players
- Digital Video Cameras (DVC)
- Embedded PCs
- GPS: Personal Navigation Devices
- Mobile Internet Devices
- Network Attached Storage (NAS)
- Personal Digital Assistant (PDA)
- Server PSU
- Solid-State Drive (SSD): Client and Enterprise
- Video Analytics Servers
- Wireless Headsets, Keyboards, and Mice

## **3 Description**

The SN74LVC1G123 device is a single retriggerable monostable multivibrator designed for 1.65V to 5.5V  $V_{CC}$  operation.

This monostable multivibrator features output pulseduration control by three methods. In the first method, the  $\overline{A}$  input is low, and the B input goes high. In the second method, the B input is high, and the  $\overline{A}$  input goes low. In the third method, the  $\overline{A}$  input is low, the B input is high, and the clear  $($   $\overline{CLR}$ ) input goes high.

The output pulse duration is programmed by selecting external resistance and capacitance values. The external timing capacitor must be connected between  $C_{ext}$  and  $R_{ext}/C_{ext}$  (positive) and an external resistor connected between  $R_{ext}/C_{ext}$  and  $V_{CC}$ . To obtain variable pulse durations, connect an external variable resistance between  $R_{ext}/C_{ext}$  and  $V_{CC}$ . The output pulse duration also can be reduced by taking CLR low.

Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. The  $\overline{A}$  and B inputs have Schmitt triggers with sufficient hysteresis to handle slow input transition rates with jitter-free triggering at the outputs.

**Device Information**



(1) For all available packages, see the orderable addendum at the end of the data sheet.



**Logic Diagram (Positive Logic)**



# **Table of Contents**





<span id="page-2-0"></span>

# **4 Pin Configuration and Functions**



See mechanical drawings for dimensions.

### **Figure 4-1. DCT Package 8-Pin SSOP Top View**



## **Figure 4-2. DCU Package 8-Pin VSSOP Top View**



#### **Figure 4-3. YZP Package 8-Pin DSBGA Bottom View**

#### **Table 4-1. Pin Functions**





## <span id="page-3-0"></span>**5 Specifications**

## **5.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(3) The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table.

### **5.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



<span id="page-4-0"></span>

### **5.3 Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, [SCBA004](https://www.ti.com/lit/pdf/SCBA004).

(2)  $R_{ext}/C_{ext}$  is an I/O and must not be connected directly to GND or  $V_{CC}$ .

#### **5.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953](https://www.ti.com/lit/pdf/spra953).

### **5.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)



Copyright © 2024 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SCES586E&partnum=SN74LVC1G123)* 5



## <span id="page-5-0"></span>**5.5 Electrical Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)



(1) All typical values are at  $V_{CC} = 3.3 V$ ,  $T_A = 25°C$ .<br>(2) This test is performed with the terminal in the O This test is performed with the terminal in the OFF-state condition.

### **5.6 Timing Requirements**

over recommended operating free-air temperature range (unless otherwise noted) (see [Figure 6-1\)](#page-9-0)





## **Figure 5-1. Required Timing Circuit**



**Figure 5-2. Input/Output Timing Diagram**

<span id="page-6-0"></span>

## **5.7 Switching Characteristics, CL = 15 pF, –40°C to 85°C**



over recommended operating free-air temperature range, C<sub>L</sub> = 15 pF (unless otherwise noted) (see [Figure 6-1](#page-9-0))

# **5.8 Switching Characteristics, CL = 50 pF, –40°C to 85°C**

over recommended operating free-air temperature range,  $C_L = 50$  pF (unless otherwise noted) (see [Figure 6-1](#page-9-0))



(1)  $T_A = 25^{\circ}C$ 

 $(2)$   $t_w =$  Duration of pulse at Q output

## **5.9 Switching Characteristics, CL = 50 pF, –40°C to 125°C**

over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see [Figure 6-1](#page-9-0))



(1)  $T_A = 25^{\circ}C$ 

(2)  $t_w =$  Duration of pulse at Q output



## <span id="page-7-0"></span>**5.10 Operating Characteristics**

 $T_A = 25$ °C



<span id="page-8-0"></span>

## **5.11 Typical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)





**VI**

### <span id="page-9-0"></span>**6 Parameter Measurement Information**







**Timing Input**



**PULSE DURATION**





**V<sup>M</sup>**

**VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING**

#### **VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS**

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\rm O}$  = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $tp_{ZL}$  and  $tp_{ZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### **Figure 6-1. Load Circuit and Voltage Waveforms**





NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz,  $Z_0 = 50 \Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as  $t_{dis}$ .
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as  $t_{en}$ .
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### **Figure 6-2. Load Circuit and Voltage Waveforms**



## <span id="page-11-0"></span>**7 Detailed Description**

## **7.1 Overview**

The SN74LVC1G123 device is a single retriggerable monostable multivibrator designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

This monostable multivibrator features output pulse-duration control by three methods. In the first method, the  $\overline{A}$ input is low, and the B input goes high. In the second method, the B input is high, and the  $\overline{A}$  input goes low. In the third method, the  $\overline{A}$  input is low, the B input is high, and the clear (  $\overline{CLR}$ ) input goes high.

The output pulse duration is programmed by selecting external resistance and capacitance values. The external timing capacitor must be connected between  $C_{ext}$  and  $R_{ext}/C_{ext}$  (positive) and an external resistor connected between  $R_{ext}/C_{ext}$  and  $V_{CC}$ . To obtain variable pulse durations, connect an external variable resistance between  $R_{ext}/C_{ext}$  and  $V_{CC}$ . The output pulse duration also can be reduced by taking CLR low.

Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. The  $\overline{A}$  and B inputs have Schmitt triggers with sufficient hysteresis to handle slow input transition rates with jitter-free triggering at the outputs.

Once triggered, the basic pulse duration can be extended by retriggering the gated low-level-active ( $\overline{A}$ ) or high-level-active (B) input. Pulse duration can be reduced by taking  $\overline{CLR}$  low.  $\overline{CLR}$  can be used to override  $\overline{A}$  or B inputs. The input/output timing diagram illustrates pulse control by retriggering the inputs and early clearing.

The SN74LVC1G123 device is fully specified for partial-power-down applications using  $I_{\text{off}}$ . The  $I_{\text{off}}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

#### **7.2 Functional Block Diagram**



#### **7.3 Feature Description**

This part is available in the Texas Instruments NanoFree<sup>™</sup> package. It supports 5-V V<sub>CC</sub> operation and accepts inputs up to 5.5 V. The max t<sub>nd</sub> is 8 ns at 3.3 V. It supports mixed-mode voltage operation on all ports.

Down translation can be achieved to  $V_{CC}$  from up to 5.5 V.

Schmitt-trigger circuitry on  $\overline{A}$  and B inputs allows for slow input transition rates. The device can be edge triggered from active-high or active-low gated logic inputs. It can support up to 100% duty cycle from retriggering.

Clear can be used to terminate the output pulse early.

Glitch-free power-up reset is on all outputs.

I<sub>off</sub> supports live insertion, partial-power-down mode, and back-drive protection.

Latch-up performance exceeds 100 mA per JESD 78, Class II.

<span id="page-12-0"></span>

### **7.4 Device Functional Modes**

Table 7-1 lists the functional modes for the SN74LVC1G123.



#### **Table 7-1. Function Table**

(1) These outputs are based on the assumption that the indicated steady-state conditions at the A and B inputs have been set up long enough to complete any pulse started before the setup.



## <span id="page-13-0"></span>**8 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **8.1 Application Information**

The SN74LVC1G123 can be used for many applications. The application shown here is a switch debounce circuit. Many switches produce multiple triggers when pressed, and the debounce circuit turns the many triggers into one. This circuit takes advantage of the retrigger capability of the SN74LVC1G123 in that the output pulse length only has to be longer than the longest individual bounce (typically less than 1 ms).

### **8.2 Typical Application**



**Figure 8-1. Typical Application of the SN74LVC1G123**

#### *8.2.1 Design Requirements*

- 1. Recommended Input Conditions:
	- For specified high and low levels, see  $V_{\text{IH}}$  and  $V_{\text{IL}}$  in *[Section 5.3](#page-3-0)*.
	- Inputs and outputs are overvoltage tolerant, allowing them to go as high as 4.6 V at any valid  $V_{CC}$ .
- 2. Recommended Output Conditions:
	- Load current should not exceed values listed in *[Section 5.3](#page-3-0)*.

#### *8.2.2 Detailed Design Procedure*

The values for  $V_{CC}$ , R<sub>PU</sub>, R, and C must be selected for proper operation.

 $V_{\text{CC}}$  is selected at 1.8 V. This value is usually driven by the logic voltage of the system, but is arbitrary in this case.

 $R_{PI}$  is selected at 10 kΩ.

R and C are selected via the plots in *[Section 8.2.3](#page-14-0)* and are based on the time desired for the output pulse. In this case, the output pulse will be 1 ms. Since the supply voltage has been selected at 1.8 V, [Figure 8-2](#page-14-0) is used to determine the R and C values required. First convert the desired pulse width (t<sub>w</sub>), 1 ms, to ns. This yields 10<sup>6</sup> ns. Next follow that line across to see which R and C values intersect it.

R is selected at 10 kΩ because that line intersects nicely with 10<sup>6</sup> ns and 10<sup>5</sup> pF, making the selection of C at 0.1 µF easy.



## **Table 8-1. Application Specific Values**

<span id="page-14-0"></span>In addition to the shown components, a 0.1- $\mu$ F decoupling capacitor from V<sub>CC</sub> to ground should be placed as close as possible to the device.

#### *8.2.3 Application Curves*





<span id="page-15-0"></span>

## **9 Power Supply Recommendations**

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in the *[Section 5.3](#page-3-0)*.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1-μF bypass capacitor is recommended. If multiple pins are labeled  $V_{CC}$ , then a 0.01-μF or 0.022-µF capacitor is recommended for each  $V_{CC}$  because the  $V_{CC}$  pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , a 0.1-µF bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1 μF and 1 μF are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

## **10 Layout**

#### **10.1 Layout Guidelines**

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 10-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

#### **10.2 Layout Example**



<span id="page-16-0"></span>

## **11 Device and Documentation Support**

#### **11.1 Documentation Support**

#### *11.1.1 Related Documentation*

For related documentation see the following:

*Implications of Slow or Floating CMOS Inputs*, [SCBA004](https://www.ti.com/lit/pdf/SCBA004)

#### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

#### **11.4 Trademarks**

NanoFree™ is a trademark of Texas Instruments.

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **11.6 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

#### **12 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision D (June 2015) to Revision E (March 2024) Page**





**Changes from Revision C (October 2013) to Revision D (June 2015) Page**

• Removed duplicate *Timing Requirements* table ................................................................................................[6](#page-5-0)



# <span id="page-17-0"></span>**Changes from Revision B (January 2007) to Revision C (October 2013) Page**



# **13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.



# **PACKAGE OPTION ADDENDUM**

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq$ =1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 8-Oct-2024

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 8-Oct-2024

# **PACKAGE MATERIALS INFORMATION**







# **PACKAGE OUTLINE**

# **DCU0008A VSSOP - 0.9 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-187 variation CA.



# **EXAMPLE BOARD LAYOUT**

# **DCU0008A VSSOP - 0.9 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DCU0008A VSSOP - 0.9 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **DCT0008A** SSOP - 1.3 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.



# **EXAMPLE BOARD LAYOUT**

# **DCT0008A SSOP - 1.3 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DCT0008A SSOP - 1.3 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **YZP0008 DSBGA - 0.5 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

# **YZP0008 DSBGA - 0.5 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# **EXAMPLE STENCIL DESIGN**

# **YZP0008 DSBGA - 0.5 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated