

Technical documentation



Support & training



SN74LVC1G3157-Q1 SCES463H - JUNE 2003 - REVISED DECEMBER 2021

# SN74LVC1G3157-Q1 Automotive Single-Pole Double-Throw Analog Switch

## 1 Features

- · Functional safety-capable
  - Documentation available to aid functional safety system design
- AEC-Q100 qualified for automotive applications: • – Temperature grade 1: –40°C to +125°C, T<sub>▲</sub>
- ESD protection exceeds 2000 V per MIL-STD-883, method 3015; exceeds 200 V using machine model (C = 200 pF, R = 0)
- 1.65-V to 5.5-V V<sub>CC</sub> operation
- · Useful for analog and digital applications
- Specified break-before-make switching ٠
- Rail-to-rail signal handling
- High degree of linearity
- High speed, typically 0.5 ns  $(V_{CC} = 3 V, C_1 = 50 pF)$
- Low ON-State resistance, typically ≉6 Ω  $(V_{CC} = 4.5 V)$
- Latch-up performance exceeds 100 mA per JESD 78, Class II

# 2 Applications

Advanced driver assistance systems (ADAS)

# **3 Description**

The SN74LVC1G3157-Q1 device is a single-pole double-throw (SPDT) analog switch designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

The SN74LVC1G3157 device can handle analog and digital signals. The device permits signals with amplitudes of up to V<sub>CC</sub> (peak) to be transmitted in either direction.

Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

#### Device Information<sup>(1)</sup>

| PART NUMBER      | PACKAGE    | BODY SIZE (NOM)   |
|------------------|------------|-------------------|
| SN74LVC1G3157-Q1 | SOT-23 (6) | 2.90 mm × 1.60 mm |
|                  | SC70 (6)   | 2.00 mm × 1.25 mm |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.



Logic Diagram (Positive Logic)





# **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Applications                       | 1              |
| 3 Description                        | 1              |
| 4 Revision History                   |                |
| 5 Pin Configuration and Functions    |                |
| 6 Specifications                     | 4              |
| 6.1 Absolute Maximum Ratings         |                |
| 6.2 ESD Ratings                      | 4              |
| 6.3 Recommended Operating Conditions |                |
| 6.4 Thermal Information              | 5              |
| 6.5 Electrical Characteristics       | 6              |
| 6.6 Switching Characteristics        | 7              |
| 6.7 Analog Switch Characteristics    |                |
| 6.8 Typical Characteristics          | <mark>8</mark> |
| 7 Parameter Measurement Information  |                |
| 8 Detailed Description               | 15             |
| 8.1 Overview                         | 15             |
| 8.2 Functional Block Diagram         |                |

| 8.3 Feature Description                               | .15  |
|-------------------------------------------------------|------|
| 8.4 Device Functional Modes                           | .15  |
| 9 Application and Implementation                      | . 16 |
| 9.1 Application Information                           |      |
| 9.2 Typical Application                               | . 16 |
| 10 Power Supply Recommendations                       |      |
| 11 Layout                                             |      |
| 11.1 Layout Guidelines                                |      |
| 11.2 Layout Example                                   | 18   |
| 12 Device and Documentation Support                   | .19  |
| 12.1 Documentation Support                            | . 19 |
| 12.2 Receiving Notification of Documentation Updates. | .19  |
| 12.3 Support Resources                                | . 19 |
| 12.4 Trademarks                                       | . 19 |
| 12.5 Electrostatic Discharge Caution                  | .19  |
| 12.6 Glossary                                         | .19  |
| 13 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 19 |
|                                                       |      |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision G (April 2019) to Revision H (December 2021)                                                                                       | Page |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Updated the numbering format for tables, figures, and cross-references throughout the Added functional safety text to the data sheet</li> </ul> |      |
| Changes from Revision F (March 2015) to Revision G (April 2019)                                                                                          | Page |
| Changed the automotive <i>Features</i>                                                                                                                   | 1    |
| Changed the Pin Configuration images                                                                                                                     | 3    |
| Changed the ESD Ratings table                                                                                                                            |      |
| Changes from Revision E (April 2008) to Revision F (March 2015)                                                                                          | Page |



# **5** Pin Configuration and Functions





#### Table 5-1. Pin Functions

| Р               | IN  | TYPE <sup>(1)</sup> | DESCRIPTION     |
|-----------------|-----|---------------------|-----------------|
| NAME            | NO. |                     | DESCRIPTION     |
| A               | 4   | I/O                 | Common terminal |
| B1              | 3   | I/O                 | First terminal  |
| B2              | 1   | I/O                 | Second terminal |
| GND             | 2   | _                   | Ground          |
| S               | 6   | I                   | Select          |
| V <sub>CC</sub> | 5   | I                   | Power supply    |

(1) I = input, O = output, GND = ground.



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                |                                                          |                                          | MIN | MAX                   | UNIT |
|----------------------------------------------------------------|----------------------------------------------------------|------------------------------------------|-----|-----------------------|------|
| V <sub>CC</sub>                                                | Supply voltage <sup>(2)</sup>                            | -0.5                                     | 6.5 | V                     |      |
| V <sub>IN</sub>                                                | V <sub>IN</sub> Control input voltage <sup>(2) (3)</sup> |                                          |     |                       | V    |
| V <sub>I/O</sub> Switch I/O voltage <sup>(2) (3) (4) (5)</sup> |                                                          |                                          |     | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>                                                | Control input clamp current                              | V <sub>IN</sub> < 0                      | -50 |                       | mA   |
| I <sub>IOK</sub>                                               | I/O port diode current                                   | V <sub>I/O</sub> < 0                     | -50 |                       | mA   |
| I <sub>I/O</sub>                                               | ON-state switch current                                  | $V_{I/O} = 0$ to $V_{CC}$ <sup>(6)</sup> |     | ±128                  | mA   |
|                                                                | Continuous current through $V_{CC}$ or GND               | · · ·                                    |     | ±100                  | mA   |
| 0                                                              | Package thermal impedance <sup>(7)</sup>                 | DBV package                              |     | 165                   | °C/W |
| θ <sub>JA</sub>                                                | Package inermal impedance()                              | DCK package                              |     | 258                   | C/W  |
| T <sub>stg</sub>                                               | Storage temperature                                      |                                          | -65 | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltages are with respect to ground, unless otherwise specified.
- (3) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4) This value is limited to 5.5 V maximum.
- (5) V<sub>I</sub>, V<sub>O</sub>, V<sub>A</sub>, and V<sub>Bn</sub> are used to denote specific conditions for V<sub>I/O</sub>.
- (6)  $I_{I}, I_{O}, I_{A}$ , and  $I_{Bn}$  are used to denote specific conditions for  $I_{I/O}$ .
- (7) The package thermal impedance is calculated in accordance with JESD 51-7.

### 6.2 ESD Ratings

|                                            |                         |                                                                                            |                                | VALUE | UNIT |
|--------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|--------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 1C |                                | ±2000 |      |
|                                            | Electrostatic discharge | Charged-device model (CDM), per AEC                                                        | Other pins                     | ±1000 | V    |
|                                            |                         | Q100-011<br>CDM ESD Classification Level C6                                                | Corner pins (B2, B1, S, and A) | ±1000 |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                         |                                         |                                    | MIN                   | NOM | MAX                    | UNIT |
|---------------------------------------------------------|-----------------------------------------|------------------------------------|-----------------------|-----|------------------------|------|
| V <sub>CC</sub>                                         |                                         |                                    | 1.65                  |     | 5.5                    | V    |
| V <sub>I/O</sub>                                        |                                         |                                    | 0                     |     | V <sub>CC</sub>        | V    |
| V <sub>IN</sub>                                         |                                         |                                    | 0                     |     | 5.5                    | V    |
| V <sub>IH</sub> High-level input voltage, control input | V <sub>CC</sub> = 1.65 V to 1.95 V      | V <sub>CC</sub> × 0.75             |                       |     | v                      |      |
|                                                         | High-level input voltage, control input | V <sub>CC</sub> = 2.3 V to 5.5 V   | V <sub>CC</sub> × 0.7 |     |                        | v    |
| v                                                       |                                         | V <sub>CC</sub> = 1.65 V to 1.95 V |                       |     | V <sub>CC</sub> × 0.25 | V    |
| VIL                                                     | Low-level input voltage, control input  | V <sub>CC</sub> = 2.3 V to 5.5 V   |                       |     | V <sub>CC</sub> × 0.3  | v    |
|                                                         |                                         | V <sub>CC</sub> = 1.65 V to 1.95 V |                       |     | 20                     |      |
| A #/ A                                                  |                                         | V <sub>CC</sub> = 2.3 V to 2.7 V   |                       |     | 20                     |      |
| Δt/Δv                                                   | Input transition rise/fall time         | V <sub>CC</sub> = 3 V to 3.6 V     |                       |     | 10                     | ns/V |
|                                                         |                                         | V <sub>CC</sub> = 4.5 V to 5.5 V   |                       |     | 10                     |      |
| T <sub>A</sub>                                          |                                         |                                    | -40                   |     | 125                    | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

### 6.4 Thermal Information

|                       |                                              | SN74LVC1     | SN74LVC1G3157-Q1 |      |  |  |
|-----------------------|----------------------------------------------|--------------|------------------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DCK (SC70)       | UNIT |  |  |
|                       |                                              | 6 PINS       | 6 PINS           |      |  |  |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 201.8        | 233.8            |      |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 103.7        | 107.9            |      |  |  |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 51.8         | 52.7             | °C/W |  |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 12           | 4.9              |      |  |  |
| Ψ <sub>ЈВ</sub>       | Junction-to-board characterization parameter | 51.4         | 52.4             |      |  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                               |                     | TES                                              | ST CONDITIONS                | 6                       | Vcc      | MIN TYP <sup>(1)</sup> | MAX                 | UNIT |
|---------------------------------|-----------------------------------------|---------------------|--------------------------------------------------|------------------------------|-------------------------|----------|------------------------|---------------------|------|
|                                 |                                         |                     | V <sub>1</sub> = 0 V,                            |                              | I <sub>O</sub> = 4 mA   | 4.05.1/  | 11                     | 20                  |      |
|                                 |                                         |                     |                                                  | V <sub>I</sub> = 1.65 V,     | I <sub>O</sub> = -4 mA  | - 1.65 V | 15                     | 50                  |      |
|                                 |                                         |                     |                                                  | V <sub>1</sub> = 0 V,        | I <sub>O</sub> = 8 mA   | 2.2.1/   | 8                      | 12                  |      |
|                                 |                                         |                     |                                                  | V <sub>I</sub> = 2.3 V,      | I <sub>O</sub> =8 mA    | 2.3 V    | 11                     | 30                  |      |
| r <sub>on</sub>                 | ON-state switch resistance              | <mark>e</mark> (2)  | See Figure 7-1<br>and Figure 6-1                 | V <sub>I</sub> = 0 V,        | I <sub>O</sub> = 24 mA  | 0.1/     | 7                      | 9.5                 | Ω    |
|                                 |                                         |                     |                                                  | V <sub>I</sub> = 3 V,        | I <sub>O</sub> = -24 mA | 3 V      | 9                      | 20                  |      |
|                                 |                                         |                     |                                                  | V <sub>1</sub> = 0 V,        | I <sub>O</sub> = 30 mA  |          | 6                      | 7.5                 |      |
|                                 |                                         |                     |                                                  | V <sub>1</sub> = 2.4 V,      | I <sub>O</sub> = -30 mA | 4.5 V    | 7                      | 12                  |      |
|                                 |                                         |                     |                                                  | V <sub>I</sub> = 4.5 ,       | I <sub>O</sub> = -30 mA |          | 7                      | 15                  |      |
|                                 |                                         |                     |                                                  |                              | I <sub>A</sub> = -4 mA  | 1.65 V   |                        | 140                 |      |
|                                 | ON-state switch resistance              | e                   | $0 \le V_{Bn} \le V_{CC}$                        |                              | I <sub>A</sub> = -8 mA  | 2.3 V    |                        | 45                  | 0    |
| r <sub>range</sub>              | over signal range <sup>(2) (3)</sup>    |                     | (see Figure 7-1 and                              | d Figure 6-1)                | I <sub>A</sub> = -24 mA | 3 V      |                        | 18                  | Ω    |
|                                 |                                         |                     |                                                  |                              | I <sub>A</sub> = -30 mA | 4.5 V    |                        | 10                  |      |
| Δr <sub>on</sub> Differ<br>betw |                                         |                     |                                                  | V <sub>Bn</sub> = 1.15 V,    | I <sub>A</sub> = -4 mA  | 1.65 V   | 0.5                    |                     |      |
|                                 | Difference in on-state resis            | stance              | See Figure 7.1                                   | V <sub>Bn</sub> = 1.6 V,     | I <sub>A</sub> =8 mA    | 2.3 V    | 0.1                    |                     |      |
|                                 | between switches <sup>(2) (4) (5)</sup> |                     | See Figure 7-1                                   | V <sub>Bn</sub> = 2.1 V,     | I <sub>A</sub> = -24 mA | 3 V      | 0.1                    |                     | Ω    |
|                                 |                                         |                     |                                                  | V <sub>Bn</sub> = 3.15 V,    | I <sub>A</sub> = -30 mA | 4.5 V    | 0.1                    |                     |      |
|                                 |                                         |                     | $I_{A} = -4 \text{ mA}$ $I_{A} = -8 \text{ mA}$  |                              | I <sub>A</sub> = -4 mA  | 1.65 V   | 110                    |                     | 0    |
| _                               | ON-state resistance flatne              | ss <mark>(2)</mark> |                                                  |                              | I <sub>A</sub> = -8 mA  | 2.3 V    | 26                     |                     |      |
| r <sub>on(flat)</sub>           | (4) (6)                                 |                     | $0 \le V_{Bn} \le V_{CC}$                        |                              | I <sub>A</sub> = -24 mA | 3 V      | 9                      |                     | Ω    |
|                                 |                                         |                     | $I_{A} = -30$                                    |                              |                         | 4.5 V    | 4                      |                     |      |
| . (7)                           | OFF-state switch leakage                |                     |                                                  |                              |                         | 1.65 V   |                        | ±1                  |      |
| I <sub>off</sub> <sup>(7)</sup> | current                                 |                     | $0 \le V_{I}, V_{O} \le V_{CC}$ (see Figure 7-2) |                              | to 5.5 V                | ±0.05    | ±1 <sup>(1)</sup>      | μA                  |      |
| 1                               | ON state switch lookage a               | urrant              |                                                  | / = Onen (eee                |                         | 5.5 V    |                        | ±1                  |      |
| I <sub>S(on)</sub>              | ON-state switch leakage c               | urrent              | $v_{\rm I} = v_{\rm CC}$ of GND, v               | v <sub>o</sub> – Open (see i | Figure 7-3)             | 5.5 V    |                        | ±0.1 <sup>(1)</sup> | μA   |
|                                 | Control in mut ourmout                  |                     |                                                  |                              |                         | 0 V      |                        | ±1                  |      |
| I <sub>IN</sub>                 | Control input current                   |                     | $0 \le V_{IN} \le V_{CC}$                        |                              |                         | to 5.5 V | ±0.05                  | ±1 <sup>(1)</sup>   | μA   |
| I <sub>CC</sub>                 | Supply current                          |                     | V <sub>IN</sub> = V <sub>CC</sub> or GND         |                              |                         | 5.5 V    | 1                      | 10                  | μA   |
| Δl <sub>CC</sub>                | Supply-current change                   |                     | $V_{IN} = V_{CC} - 0.6 V$                        |                              | 5.5 V                   |          | 500                    | μA                  |      |
| C <sub>in</sub>                 | Control input capacitance               | S                   |                                                  |                              |                         | 5 V      | 2.7                    |                     | pF   |
| C <sub>io(off)</sub>            | Switch I/O capacitance                  | Bn                  |                                                  |                              |                         | 5 V      | 5.2                    |                     | pF   |
|                                 | Switch I/O consoits                     | Bn                  |                                                  |                              |                         | EV       | 17.3                   |                     | ~ [  |
| C <sub>io(on)</sub>             | Switch I/O capacitance                  | A                   | 1                                                |                              |                         | 5 V      | 17.3                   |                     | pF   |

(1) T<sub>A</sub> = 25°C

(2) Measured by the voltage drop between I/O pins at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages on the two (A or B) ports.

Specified by design (3)

 $\Delta r_{on} = r_{on(max)} - r_{on(min)}$  measured at identical V<sub>CC</sub>, temperature, and voltage levels This parameter is characterized, but not tested in production. (4)

(5)

(6) Flatness is defined as the difference between the maximum and minimum values of ON-state resistance over the specified range of conditions.

 $I_{\text{off}}$  is the same as  $I_{S(\text{off})}$  (OFF-state switch leakage current). (7)



## 6.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-4 and Figure 7-10)

| PARAMETER                       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> =<br>± 0.1 |     | V <sub>CC</sub> = 2<br>± 0.2 |     | V <sub>CC</sub> = :<br>± 0.3 |     | V <sub>CC</sub> =<br>± 0.5 |     | UNIT |
|---------------------------------|-----------------|----------------|----------------------------|-----|------------------------------|-----|------------------------------|-----|----------------------------|-----|------|
|                                 |                 |                | MIN                        | MAX | MIN                          | MAX | MIN                          | MAX | MIN                        | MAX |      |
| t <sub>pd</sub> <sup>(1)</sup>  | A or Bn         | Bn or A        |                            | 2   |                              | 1.2 |                              | 0.8 |                            | 0.3 | ns   |
| t <sub>en</sub> <sup>(2)</sup>  | S               | Bn             | 7                          | 24  | 3.5                          | 14  | 2.5                          | 7.6 | 1.7                        | 5.7 | ns   |
| t <sub>dis</sub> <sup>(3)</sup> |                 | Ы              | 3                          | 13  | 2                            | 7.5 | 1.5                          | 5.3 | 0.8                        | 3.8 | 115  |
| t <sub>B-M</sub> <sup>(4)</sup> |                 |                | 0.5                        |     | 0.5                          |     | 0.5                          |     | 0.5                        |     | ns   |

 t<sub>pd</sub> is the slower of t<sub>PLH</sub> or t<sub>PHL</sub>. Propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance when driven by an ideal voltage source (zero output impedance).

(2)  $t_{en}$  is the slower of  $t_{PZL}$  or  $t_{PZH}$ .

(3)  $t_{dis}$  is the slower of  $t_{PLZ}$  or  $t_{PHZ}$ .

(4) Specified by design

### 6.7 Analog Switch Characteristics

 $T_A = 25^{\circ}C$ 

| PARAMETER                         | FROM TO<br>(INPUT) (OUTPUT) TEST CONDITIONS |                                                                                 | V <sub>cc</sub>                                                                                  | ТҮР       | UNIT   |     |
|-----------------------------------|---------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------|--------|-----|
|                                   |                                             |                                                                                 |                                                                                                  | 1.65 V    | 300    |     |
| Frequency response                | A or Bn                                     | Bn or A                                                                         | $R_L = 50 \Omega,$                                                                               | 2.3 V     | 300    | MHz |
| (switch on) <sup>(1)</sup>        | AOLPH                                       | BITOLA                                                                          | f <sub>in</sub> = sine wave<br>(see Figure 7-5)                                                  | 3 V       | 300    |     |
|                                   |                                             |                                                                                 |                                                                                                  | 4.5 V     | 300    |     |
|                                   |                                             |                                                                                 |                                                                                                  | 1.65 V    | -54    |     |
| Crosstalk                         | D1 or D2                                    | B2 or B1                                                                        | $R_{L} = 50 \Omega,$                                                                             | 2.3 V     | -54    | dB  |
| (between switches) <sup>(2)</sup> | B1 or B2                                    |                                                                                 | f <sub>in</sub> = 10 MHz (sine wave)<br>(see Figure 7-6)                                         | 3 V       | -54    |     |
|                                   |                                             |                                                                                 |                                                                                                  | 4.5 V     | -54    |     |
|                                   | A or Bn                                     | Bn or A                                                                         | $C_L$ = 5 pF, R <sub>L</sub> = 50 Ω,<br>f <sub>in</sub> = 10 MHz (sine wave)<br>(see Figure 7-7) | 1.65 V    | -57    | dB  |
| Feedthrough attenuation           |                                             |                                                                                 |                                                                                                  | 2.3 V     | -57    |     |
| (switch off) <sup>(2)</sup>       |                                             |                                                                                 |                                                                                                  | 3 V       | -57    |     |
|                                   |                                             |                                                                                 |                                                                                                  | 4.5 V     | -57    |     |
| Charge injection(3)               | S                                           | А                                                                               | $C_{L} = 0.1 \text{ nF}, R_{L} = 1 \text{ M}\Omega$                                              | 3.3 V     | 3      |     |
| Charge injection <sup>(3)</sup>   | 5                                           | A                                                                               | (see Figure 7-8)                                                                                 | 5 V       | 7      | рС  |
|                                   |                                             |                                                                                 | $V = 0.5 V_{\rm D} = 0.000$                                                                      | 1.65%     | 0.1%   |     |
| Total harmonic distortion         | A or Bn                                     | $V_{I} = 0.5 V_{P-P}, R_{L} = 600 \Omega$<br>f <sub>in</sub> = 600 Hz to 20 kHz | $f_{in} = 600 \text{ Hz to } 20 \text{ kHz}$                                                     | 2.3%      | 0.025% |     |
| Total narmonic distortion         | A OF BN                                     | Bn or A                                                                         | (sine wave)                                                                                      | 3% 0.015% | V      |     |
|                                   |                                             |                                                                                 | (see Figure 7-9)                                                                                 | 4.5%      | 0.01%  |     |

(1) Adjust  $f_{in}$  voltage to obtain 0 dBm at output. Increase  $f_{in}$  frequency until dB meter reads –3 dB.

(2) Adjust f<sub>in</sub> voltage to obtain 0 dBm at input.

(3) Specified by design



## 6.8 Typical Characteristics



Figure 6-1. Typical  $R_{on}$  as a Function of Input Voltage (VI) for VI = 0 To  $V_{CC}$ 



### 7 Parameter Measurement Information



Figure 7-1. ON-State Resistance Test Circuit



 $\begin{array}{l} \text{Condition 1: } V_{I} = \text{GND}, \, V_{O} = V_{CC} \\ \text{Condition 2: } V_{I} = V_{CC}, \, V_{O} = \text{GND} \end{array}$ 

Figure 7-2. OFF-State Switch Leakage-Current Test Circuit





Figure 7-3. ON-State Switch Leakage-Current Test Circuit



٧I



LOAD CIRCUIT

| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

|                                     | INI             | PUTS                           | N/                 | N                 |       | _            |                       |
|-------------------------------------|-----------------|--------------------------------|--------------------|-------------------|-------|--------------|-----------------------|
| V <sub>CC</sub>                     | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub> | CL    | RL           | $\mathbf{V}_{\Delta}$ |
| $1.8~V\pm0.15~V$                    | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 50 pF | <b>500</b> Ω | 0.3 V                 |
| $\textbf{2.5 V} \pm \textbf{0.2 V}$ | Vcc             | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 50 pF | <b>500</b> Ω | 0.3 V                 |
| 3.3 V $\pm$ 0.3 V                   | Vcc             | ≤2.5 ns                        | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 50 pF | <b>500</b> Ω | 0.3 V                 |
| $5$ V $\pm$ 0.5 V                   | Vcc             | ≤2.5 ns                        | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 50 pF | <b>500</b> Ω | 0.3 V                 |

**Timing Input** 





**VOLTAGE WAVEFORMS** 

**PROPAGATION DELAY TIMES** 

INVERTING AND NONINVERTING OUTPUTS



Vм

ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR≤ 10-MHz, Z<sub>0</sub> = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ} \, \text{and} \, t_{PHZ} \, \text{are the same as} \, t_{dis}.$
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 7-4. Load Circuit and Voltage Waveforms







Figure 7-6. Crosstalk (Between Switches)









 $\mathbf{Q} = (\Delta \mathbf{V}_{\mathbf{OUT}})(\mathbf{C}_{\mathbf{L}})$ 





Figure 7-9. Total Harmonic Distortion



Figure 7-10. Break-Before-Make Internal Timing



## 8 Detailed Description

### 8.1 Overview

The SN74LVC1G3157-Q1 device is a single-pole double-throw (SPDT) analog switch designed for 1.65-V to 5.5-V

 $V_{CC}$  operation. The SN74LVC1G3157-Q1 device can handle analog and digital signals. The device permits signals with amplitudes of up to  $V_{CC}$  (peak) to be transmitted in either direction.

#### 8.2 Functional Block Diagram



Figure 8-1. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

These devices are qualified for automotive applications. The 1.65-V to 5.5-V supply operation allows the device to function in many different systems comprised of different logic levels, allowing rail-to-rail signal switching. Either the B1 channel or the B2 channel is activated depending upon the control input. If the control input is low, B1 channel is selected. If the control input is high, B2 channel is selected.

#### 8.4 Device Functional Modes

Table 8-1 lists the ON channel when one of the control inputs is selected.

#### Table 8-1. Function Table

| CONTROL<br>INPUTS | ON<br>CHANNEL |  |  |  |  |
|-------------------|---------------|--|--|--|--|
| L                 | B1            |  |  |  |  |
| Н                 | B2            |  |  |  |  |



### **9** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LVC1G3157-Q1 SPDT analog switch is flexible enough for use in a variety of circuits such as analog audio routing, power-up monitor, memory sharing and so on. For details on the applications, you can also view SCYB014.

#### 9.2 Typical Application



Figure 9-1. Typical Application Schematic

#### 9.2.1 Design Requirements

The inputs can be analog or digital, but TI recommends waiting until VCC has ramped to a level in *Section 6.3* before applying any signals. Appropriate termination resistors should be used depending on the type of signal and specification. The Select pin should not be left floating; either pull up or pull down with a resistor that can be overdriven by a GPIO.



#### 9.2.2 Detailed Design Procedure

Using this circuit idea, a system designer can ensure a component or subsystem power has ramped up before allowing signals to be applied to its input. This is useful for integrated circuits that do not have overvoltage tolerant inputs. The basic idea uses a resistor divider on the VCC1 power rail, which is ramping up. The RC time constant of the resistor divider further delays the voltage ramp on the select pin of the SPDT bus switch. By carefully selecting values for R1, R2 and C, it is possible to ensure that VCC1 will reach its nominal value before the path from A to B2 is established, thus preventing a signal being present on an I/O before the device/ system is powered up. To ensure the minimum desired delay is achieved, the designer should use Equation 1 to calculate the time required from a transition from ground (0 V) to half the supply voltage (VCC1/2).

$$Set\left(\frac{R2}{R1+R2} \times VCC1 > VIH\right)$$
 of the select pin

(1)

Choose Rs and C to achieve the desired delay.

When Vs goes high, the signal will be passed.

#### 9.2.3 Application Curve





### **10 Power Supply Recommendations**

Most systems have a common 3.3-V or 5-V rail that can supply the  $V_{CC}$  pin of this device. If this is not available, a Switch-Mode-Power-Supply (SMPS) or a Linear Dropout Regulator (LDO) can be used to provide supply to this device from another voltage rail.



## 11 Layout

## **11.1 Layout Guidelines**

TI recommends keeping signal lines as short as possible. TI also recommends incorporating microstrip or stripline techniques when signal lines are greater than 1 inch in length. These traces must be designed with a characteristic impedance of either 50  $\Omega$  or 75  $\Omega$ , as required by the application. Do not place this device too close to high-voltage switching components, as they may interfere with the device.

### 11.2 Layout Example



Figure 11-1. Recommended Layout Example



## 12 Device and Documentation Support

#### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, SN74LVC1G3157 and SN74LVC2G53 SPDT Analog Switches product overview
- Texas Instruments, SN74LVC1G3157-Q1 Functional Safety, FIT Rate, FMD, and Pin FMA report

#### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| 1P1G3157QDBVRQ1  | ACTIVE        | SOT-23       | DBV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | CC50                    | Samples |
| 1P1G3157QDCKRQ1  | ACTIVE        | SC70         | DCK                | 6    | 3000           | RoHS & Green    | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 125   | (C5J, C5O)              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

#### OTHER QUALIFIED VERSIONS OF SN74LVC1G3157-Q1 :

Catalog : SN74LVC1G3157

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |        |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | •      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| 1P1G3157QDBVRQ1             | SOT-23 | DBV                | 6 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| 1P1G3157QDCKRQ1             | SC70   | DCK                | 6 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Nov-2024



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 1P1G3157QDBVRQ1 | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| 1P1G3157QDCKRQ1 | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |

# **DCK0006A**



# **PACKAGE OUTLINE**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing an integration of a constraint of the minimeters. Any dimensions in parentnesis are for reference only. Dimensioning and to per ASME Y14.5M.
   This drawing is subject to change without notice.
   Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
   Falls within JEDEC MO-203 variation AB.



# **DCK0006A**

# **EXAMPLE BOARD LAYOUT**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DCK0006A**

# **EXAMPLE STENCIL DESIGN**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Board assembly site may have different recommendations for stencil design.



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **DBV0006A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



# **DBV0006A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBV0006A**

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated