ZHCSIL6E June 2017 – March 2019 66AK2G12
PRODUCTION DATA.
PARAMETER | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|
BALL NAMES in MUXMODE 0:
MLBP_SIG_P, MLBP_SIG_N, MLBP_DAT_P, MLBP_DAT_N, MLBP_CLK_P, MLBP_CLK_N |
||||||
BALL NUMBERS: L24, M24, K23, K22, M23, L23 | ||||||
VI | Input Voltage | 0 | VDDS(1) | V | ||
VIDH | Input Differential High Voltage | 50 | mV | |||
VIDL | Input Differential Low Voltage | -50 | mV | |||
VODH | Output Differential High Voltage | Differential Load = 50 Ω | 300 | 500 | mV | |
VODL | Output Differential Low Voltage | Differential Load = 50 Ω | -500 | -300 | mV | |
ΔVOD | Difference in Differential Output Voltage, between high/low steady-states | -50 | 50 | mV | ||
VOCM | Common mode output voltage | 1.0 | 1.5 | V | ||
ΔVOCM | Difference in Common Mode Output Voltage, between high/low steady-states | -50 | 50 | mV | ||
VCMV | Variation in Common Mode Output Voltage, during logic state transitions | 150 | mVpp |