ZHCSEA4C May 2015 – December 2020 ADS54J40
PRODUCTION DATA
The ADS54J40 has an optional DDC block that can be enabled via an SPI register write. Each ADC channel is followed by a DDC block consisting of three different decimate-by-2 and decimate-by-4 finite impulse response (FIR) half-band filter options. The different decimation filter options can be selected through SPI programming.Figure 8-3 shows the signal processing done inside the DDC block of the ADS54J40