ZHCSCL7C May 2014 – April 2021 AFE4403
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|---|---|
PERFORMANCE (Full-Signal Chain) | ||||||||
IIN_FS | Full-scale input current | RF = 10 kΩ | 50 | µA | ||||
RF = 25 kΩ | 20 | µA | ||||||
RF = 50 kΩ | 10 | µA | ||||||
RF = 100 kΩ | 5 | µA | ||||||
RF = 250 kΩ | 2 | µA | ||||||
RF = 500 kΩ | 1 | µA | ||||||
RF = 1 MΩ | 0.5 | µA | ||||||
PRF | Pulse repetition frequency | 62.5 | 2000 | SPS | ||||
DCPRF | PRF duty cycle | 25% | ||||||
CMRR | Common-mode rejection ratio | fCM = 50 Hz and 60 Hz, LED1 and LED2 with RSERIES = 500 kΩ, RF = 500 kΩ | 75 | dB | ||||
fCM = 50 Hz and 60 Hz, LED1-AMB and LED2-AMB with RSERIES = 500 kΩ, RF = 500 kΩ | 95 | dB | ||||||
PSRRLED | PSRR, transmit LED driver | With respect to ripple on LED_DRV_SUP | 75 | dB | ||||
PSRRTx | PSRR, transmit control | With respect to ripple on TX_CTRL_SUP | 60 | dB | ||||
PSRRRx | PSRR, receiver | With respect to ripple on RX_ANA_SUP and RX_DIG_SUP | 60 | dB | ||||
Total integrated noise current, input-referred (receiver with transmitter loop back, 0.1-Hz to 20-Hz bandwidth) | RF = 100 kΩ, PRF = 600 Hz, duty cycle = 5% | 25 | pARMS | |||||
RF = 500 kΩ, PRF = 600 Hz, duty cycle = 5% | 6 | pARMS | ||||||
RECEIVER FUNCTIONAL BLOCK LEVEL SPECIFICATION | ||||||||
Total integrated noise current, input referred (receiver alone) over 0.1-Hz to 20-Hz bandwidth | RF = 500 kΩ, ambient cancellation enabled, stage 2 gain = 4, PRF = 1200 Hz, LED duty cycle = 25% | 3.2 | pARMS | |||||
RF = 500 kΩ, ambient cancellation enabled, stage 2 gain = 4, PRF = 1200 Hz, LED duty cycle = 5% | 5.3 | pARMS | ||||||
I-V TRANSIMPEDANCE AMPLIFIER | ||||||||
G | Gain | RF = 10 kΩ to 1 MΩ | See the Receiver Channel section for details | V/µA | ||||
Gain accuracy | ±7% | |||||||
Feedback resistance | RF | 10k, 25k, 50k, 100k, 250k, 500k, and 1M | Ω | |||||
Feedback resistor tolerance | RF | ±20% | ||||||
Feedback capacitance | CF | 5, 10, 25, 50, 100, and 250 | pF | |||||
Feedback capacitor tolerance | CF | ±20% | ||||||
Full-scale differential output voltage | 1 | V | ||||||
Common-mode voltage on input pins | Set internally | 0.9 | V | |||||
External differential input capacitance | Includes equivalent capacitance of photodiode, cables, EMI filter, and so forth | 10 | 1000 | pF | ||||
Shield output voltage, VCM | With a 1-kΩ series resistor and a 10-nF decoupling capacitor to ground | 0.8 | 0.9 | 1 | V | |||
AMBIENT CANCELLATION STAGE | ||||||||
Gain | 0, 3.5, 6, 9.5, and 12 | dB | ||||||
Current DAC range | 0 | 10 | µA | |||||
Current DAC step size | 1 | µA | ||||||
LOW-PASS FILTER | ||||||||
Low-pass corner frequency | 3-dB attenuation | 500 | Hz | |||||
Pass-band attenuation, 2 Hz to 10 Hz | Duty cycle = 25% | 0.004 | dB | |||||
Duty cycle = 10% | 0.041 | dB | ||||||
Filter settling time | After diagnostics mode | 28 | ms | |||||
ANALOG-TO-DIGITAL CONVERTER | ||||||||
Resolution | 22 | Bits | ||||||
Sample rate | See the ADC Operation and Averaging Module section | 4 × PRF | SPS | |||||
ADC full-scale voltage | ±1.2 | V | ||||||
ADC conversion time | See the ADC Operation and Averaging Module section | PRF / 4 | µs | |||||
ADC reset time(2) | 2 | tCLK | ||||||
TRANSMITTER | ||||||||
Output current range | Selectable, 0 to 100 (see the LEDCNTRL: LED Control Register for details) | mA | ||||||
LED current DAC error | ±10% | |||||||
Output current resolution | 8 | Bits | ||||||
Transmitter noise dynamic range, over 0.1-Hz to 20-Hz bandwidth, TX_REF set to 0.5 V | At 25-mA output current | 110 | dB | |||||
At 50-mA output current | 110 | dB | ||||||
Minimum sample time of LED1 and LED2 pulses | 50 | µs | ||||||
LED current DAC leakage current | LED_ON = 0 | 1 | µA | |||||
LED_ON = 1 | 50 | µA | ||||||
LED current DAC linearity | Percent of full-scale current | 0.50 | % | |||||
Output current settling time (with resistive load) | From zero current to 50 mA | 7 | µs | |||||
From 50 mA to zero current | 7 | µs | ||||||
DIAGNOSTICS | ||||||||
Duration of diagnostics state machine | Start of diagnostics after the DIAG_EN register bit is set. End of diagnostic is indicated by DIAG_END going high. | 16 | ms | |||||
Open fault resistance | > 100 | kΩ | ||||||
Short fault resistance | < 10 | kΩ | ||||||
INTERNAL OSCILLATOR | ||||||||
fCLKOUT | CLKOUT frequency | With an 8-MHz crystal connected to the XIN, XOUT pins | 4 | MHz | ||||
CLKOUT duty cycle | 50% | |||||||
Crystal oscillator start-up time | With an 8-MHz crystal connected to the XIN, XOUT pins | 200 | µs | |||||
EXTERNAL CLOCK | ||||||||
Maximum allowable external clock jitter | For SPO2 applications | 50 | ps | |||||
For optical heart rate only | 1000 | ps | ||||||
External clock input frequency (1) | ±2% | 4 | 8 | 60 | MHz | |||
External clock input voltage | Voltage input high (VIH) | 0.75 × RX_DIG_SUP | V | |||||
Voltage input low (VIL) | 0.25 × RX_DIG_SUP | V | ||||||
TIMING | ||||||||
Wake-up time from complete power-down | 1000 | ms | ||||||
Wake-up time from Rx power-down | 100 | µs | ||||||
Wake-up time from Tx power-down | 1000 | ms | ||||||
tRESET | Active low RESET pulse duration | 1 | ms | |||||
tDIAGEND | DIAG_END pulse duration at the completion of diagnostics | 4 | CLKOUT cycles | |||||
tADCRDY | ADC_RDY pulse duration | 1 | CLKOUT cycle | |||||
DIGITAL SIGNAL CHARACTERISTICS | ||||||||
VIH | Logic high input voltage | AFE_ PDN, SCLK, SPISIMO, SPISTE, RESET | 0.8 DVDD | > 1.3 | DVDD + 0.1 | V | ||
VIL | Logic low input voltage | AFE_ PDN, SCLK, SPISIMO, SPISTE, RESET | –0.1 | < 0.4 | 0.2 DVDD | V | ||
IIN | Logic input current | 0 V < VDigitalInput < DVDD | –10 | 10 | µA | |||
VOH | Logic high output voltage | DIAG_END, SPISOMI, ADC_RDY, CLKOUT | 0.9 DVDD | > (RX_DIG_SUP – 0.2 V) | V | |||
VOL | Logic low output voltage | DIAG_END, SPISOMI, ADC_RDY, CLKOUT | < 0.4 | 0.1 DVDD | V | |||
SUPPLY CURRENT | ||||||||
Receiver analog supply current | RX_ANA_SUP = 3.0 V, with 8-MHz clock running, Rx stage 2 disabled | 0.6 | mA | |||||
RX_ANA_SUP = 3.0 V, with 8-MHz clock running, Rx stage 2 enabled | 0.7 | mA | ||||||
RX_ANA_SUP = 3.0 V, with 8-MHz clock running, Rx stage 2 disabled, external clock mode | 0.49 | mA | ||||||
Receiver digital supply current | RX_DIG_SUP = 3.0 V | 0.15 | mA | |||||
LED driver supply current | With zero LED current setting | 30 | µA | |||||
Transmitter control supply current | 15 | µA | ||||||
Complete power-down (using the AFE_ PDN pin) | Receiver current only (RX_ANA_SUP) | 3 | µA | |||||
Receiver current only (RX_DIG_SUP) | 3 | µA | ||||||
Transmitter current only (LED_DRV_SUP) | 1 | µA | ||||||
Transmitter current only (TX_CTRL_SUP) | 1 | µA | ||||||
Power-down Rx alone | Receiver current only (RX_ANA_SUP) | 200 | µA | |||||
Receiver current only (RX_DIG_SUP) | 150 | µA | ||||||
Power-down Tx alone | Transmitter current only (LED_DRV_SUP) | 2 | µA | |||||
Transmitter current only (TX_CTRL_SUP) | 2 | µA | ||||||
POWER DISSIPATION | ||||||||
Power-down with the AFE_PDN pin | LED_DRV_SUP | Does not include LED current. | 1 | µA | ||||
TX_CTRL_SUP | 1 | µA | ||||||
RX_ANA_SUP | 5 | µA | ||||||
RX_DIG_SUP | 0.1 | µA | ||||||
Power-down with the PDNAFE register bit | LED_DRV_SUP | Does not include LED current. | 1 | µA | ||||
TX_CTRL_SUP | 1 | µA | ||||||
RX_ANA_SUP | 15 | µA | ||||||
RX_DIG_SUP | 20 | µA | ||||||
Power-down Rx | LED_DRV_SUP | Does not include LED current. | 30 | µA | ||||
TX_CTRL_SUP | 15 | µA | ||||||
RX_ANA_SUP | 200 | µA | ||||||
RX_DIG_SUP | 150 | µA | ||||||
Power-down Tx | LED_DRV_SUP | Does not include LED current. | 2 | µA | ||||
TX_CTRL_SUP | 2 | µA | ||||||
RX_ANA_SUP | 600 | µA | ||||||
RX_DIG_SUP | 150 | µA | ||||||
After reset, with 8-MHz clock running | LED_DRV_SUP | Does not include LED current. | 30 | µA | ||||
TX_CTRL_SUP | 15 | µA | ||||||
RX_ANA_SUP | 600 | µA | ||||||
RX_DIG_SUP | 150 | µA | ||||||
With stage 2 mode enabled and 8-MHz clock running | LED_DRV_SUP | Does not include LED current. | 30 | µA | ||||
TX_CTRL_SUP | 15 | µA | ||||||
RX_ANA_SUP | 700 | µA | ||||||
RX_DIG_SUP | 150 | µA | ||||||
Dynamic power-down mode enabled | LED_DRV_SUP | Does not include LED current. | PRF = 100 Hz, PDN_CYCLE duration = 8 ms | 7 | µA | |||
TX_CTRL_SUP | 5 | µA | ||||||
RX_ANA_SUP | 205 | µA | ||||||
RX_DIG_SUP | 150 | µA |