SLOS738E September 2012 – August 2015 AFE5809
PRODUCTION DATA.
PIN | DESCRIPTION | |
---|---|---|
NAME | NO. | |
ACT1 to ACT8 | B9 to B2 | Active termination input pins for CH1 to CH8 |
AVDD | A1 | 3.3-V analog supply for LNA, VCAT, PGA, LPF, and CWD blocks |
D8 | ||
D9 | ||
E8 | ||
E9 | ||
K1 | ||
AVDD_5V | K2 | 5-V analog supply for LNA, VCAT, PGA, LPF, and CWD blocks |
AVDD_ADC | J6 | 1.8-V analog power supply for ADC |
J7 | ||
K8 | ||
L3 | ||
M1 | ||
M2 | ||
AVSS | C1 | Analog ground |
D1 to D7 | ||
E3 to E7 | ||
F3 to F7 | ||
G1 to G7 | ||
H3 to H7 | ||
J3 to J5 | ||
K6 | ||
CLKM_ADC | L2 | Negative input of differential ADC clock. In the single-end clock mode, it can be tied to GND directly or through a 0.1-µF capacitor. |
CLKP_ADC | L1 | Positive input of differential ADC clock. In the single-end clock mode, it can be tied to clock signal directly or through a 0.1-µF capacitor. |
CLKM_16X | F9 | Negative input of differential CW 16× clock. Tie to GND when the CMOS clock mode is enabled. In the 4× and 8× CW clock modes, this pin becomes the 4× or 8× CLKM input. In the 1× CW clock mode, this pin becomes the in-phase 1× CLKM for the CW mixer. Can be floated if CW mode is not used. See register 0x36[11:10]. |
CLKP_16X | F8 | Positive input of differential CW 16× clock. In 4× and 8× clock modes, this pin becomes the 4× and 8× CLKP input. In the 1× CW clock mode, this pin becomes the in-phase 1× CLKP for the CW mixer. Can be floated if CW mode is not used.See register 0x36[11:10]. |
CLKM_1X | G9 | Negative input of differential CW 1× clock. Tie to GND when the CMOS clock mode is enabled (refer to Figure 107 for details). In the 1× clock mode, this pin is the quadrature-phase 1× CLKM for the CW mixer. Can be floated if CW mode is not used. |
CLKP_1X | G8 | Positive input of differential CW 1× clock. In the 1× clock mode, this pin is the quadrature-phase 1× CLKP for the CW mixer. Can be floated if CW mode is not used. |
CM_BYP | B1 | Bias voltage and bypass to ground. TI recommends 1 µF. To suppress the ultra-low frequency noise, the designer can use 10 µF. |
CW_IP_AMPINM | E2 | Negative differential input of the in-phase summing amplifier. External LPF capacitor must be connected between CW_IP_AMPINM and CW_IP_OUTP. This pin provides the current output for the CW mixer. This pin becomes the CH7 PGA negative output when PGA test mode is enabled. Can be floated if not used. |
CW_IP_AMPINP | E1 | Positive differential input of the in-phase summing amplifier. External LPF capacitor must be connected between CW_IP_AMPINP and CW_IP_OUTM. This pin provides the current output for the CW mixer. This pin becomes the CH7 PGA positive output when PGA test mode is enabled. Can be floated if not used. |
CW_IP_OUTM | F1 | Negative differential output for the in-phase summing amplifier. External LPF capacitor must be connected between CW_IP_AMPINP and CW_IP_OUTPM. Can be floated if not used. |
CW_IP_OUTP | F2 | Positive differential output for the in-phase summing amplifier. External LPF capacitor must be connected between CW_IP_AMPINM and CW_IP_OUTP. Can be floated if not used. |
CW_QP_AMPINM | J2 | Negative differential input of the quadrature-phase summing amplifier. External LPF capacitor must be connected between CW_QP_AMPINM and CW_QP_OUTP. This pin provides the current output for the CW mixer. This pin becomes CH8 PGA negative output when PGA test mode is enabled. Can be floated if not used. |
CW_QP_AMPINP | J1 | Positive differential input of the quadrature-phase summing amplifier. External LPF capacitor must be connected between CW_QP_AMPINP and CW_QP_OUTM. This pin provides the current output for the CW mixer. This pin becomes CH8 PGA positive output when PGA test mode is enabled. Can be floated if not used. |
CW_QP_OUTM | H1 | Negative differential output for the quadrature-phase summing amplifier. External LPF capacitor must be connected between CW_QP_AMPINP and CW_QP_OUTM. Can be floated if not used. |
CW_QP_OUTP | H2 | Positive differential output for the quadrature-phase summing amplifier. External LPF capacitor must be connected between CW_QP_AMPINM and CW_QP_OUTP. Can be floated if not used. |
D1M to D8M | N8 | ADC CH1 to CH8 LVDS negative outputs |
P9 to P7 | ||
P3 to P1 | ||
N2 | ||
D1P to D8P | N9 | ADC CH1 to 8 LVDS positive outputs |
R9 to R7 | ||
R3 to R1 | ||
N1 | ||
DCLKM | P6 | LVDS bit clock (7x) negative output |
DCLKP | R6 | LVDS bit clock (7x) positive output |
DVDD | N3 | ADC digital and I/O power supply, 1.8 V |
N7 | ||
DVSS | N5 | ADC digital ground |
P5 | ||
R5 | ||
DVDD_LDO1, DVDD_LDO2 | N4 | When LDO_EN L4 = 1.8 V, demodulator digital power supply generated internally. These two pins should be separated on the PCB and decoupled respectively with 0.1-µF capacitors. When LDO_EN L4=DVSS, the internal LDOs are disabled. External higher performance 1.4-V supply can be applied to N4 and N6 for minimizing digital noise emission. |
N6 | ||
FCLKM | P4 | LVDS frame clock (1×) negative output |
FCLKP | R4 | LVDS frame clock (1×) positive output |
INM1 to INM8 | C9 to C2 | CH1 to CH8 complementary analog inputs. Bypass to ground with ≥0.015-µF capacitors. The HPF response of the LNA depends on the capacitors. |
INP1 to INP8 | A9 to A2 | CH1 to CH8 analog inputs. AC couple to inputs with ≥0.1-µF capacitors. |
LDO_EN | L6 | Enable/Disable AFE's internal LDO regulators. When it is tied to 1.8-V DVDD or Logic "1", AFE's internal LDO is enabled. When it is tied to DVSS or Logic "0", AFE's internal LDO is disabled and external 1.4-V supply can be applied at N4 and N6 pins, that is, DVDD_LDO1, DVDD_LDO2. |
LDO_SETV | M6 | Sets the internal LDO votlage. Logic "1" or tie to 1.8-V DVDD sets the LDO output as 1.4V. It can be tied to DVSS when the internal LDO is disabled. |
PDN_ADC | L8 | ADC partial (fast) power-down control pin with an internal pulldown resistor of 100 kΩ. Active high. Either 1.8-V or 3.3-V logic level can be used. |
PDN_VCA | J8 | VCA partial (fast) power-down control pin with an internal pulldown resistor of 20 kΩ. Active high. 3.3-V logic level should be used. |
PDN_GLOBAL | H8 | Global (complete) power-down control pin for the entire chip with an internal pulldown resistor of 20 kΩ. Active high. 3.3-V logic level should be used. When the complete power-down mode is enabled, the digital demodulator may lose register settings. Therefore, it is required to reconfigure the demodulator registers, filter coefficient memory, and profile memory after existing the complete power-down mode. |
REFM | L4 | 0.5-V reference output in the internal reference mode. Must leave floated in the internal reference mode. TI recommends adding a test point on the PCB for monitoring the reference output |
REFP | M4 | 1.5-V reference output in the internal reference mode. Must leave floated in the internal reference mode. TI recommends adding a test point on the PCB for monitoring the reference output |
RESET | H9 | Hardware reset pin with an internal pulldown resistor of 20 kΩ. Active high. The designer can use 3.3-V logic level. |
SCLK | J9 | Serial interface clock input with an internal pulldown resistor of 20 kΩ. This pin is connected to both ADC and VCA. The designer should use 3.3-V logic. |
SDATA | K9 | Serial interface data input with an internal pulldown resistor of 20 kΩ. This pin is connected to both ADC and VCA. The designer should use 3.3-V logic. |
SDOUT | M9 | Serial interface data readout. High impedance when readout is disabled. This pin is connected to ADC only. The designer can use 1.8-V logic. |
SEN | L9 | Serial interface enable with an internal pullup resistor of 20 kΩ. Active low. This pin is connected to both ADC and VCA. The designer should use 3.3-V logic. |
SPI_DIG_EN | M7 | Serial interface enable for the digital demodulator memory space. SPI_DIG_EN pin is required to be set to 0 during SPI transactions to demodulator registers. Each transaction starts by setting SEN as 0 and terminates by setting it back to 1 (similar to other register transactions). Pull up internally through a 20-kΩ resistor. This pin is connected to both ADC and VCA. The designer should use 3.3-V logic. |
TX_SYNC_IN | L7 | System trig signal input. It indicates the start of signal transmission. Either 3.3-V or 1.8-V logic level can be used. Note: TX_SYNC signal must be synchronized with ADC CLK. Typically, pulse repetition frequency (PRF) signal can be used for TX_SYNC_IN. |
VCNTLM | K4 | Negative differential attenuation control pin |
VCNTLP | K3 | Positive differential attenuation control pin |
VHIGH | K5 | Bias voltage; bypass to ground with ≥1 µF |
VREF_IN | M3 | ADC 1.4-V reference input in the external reference mode; bypass to ground with 0.1 µF. |
DNC | K7 | Do not connect. Must leave floated |
L5 | ||
M5 | ||
M8 |