ZHCS927G May 2012 – January 2018 CDCM6208
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
VDD_Yx_Yy | Output supply voltage | 1.71 | 1.8/2.5/3.3 | 3.465 | V | |
VDD_PLL1, VDD_PLL2 | Core analog supply voltage | 1.71 | 1.8/2.5/3.3 | 3.465 | V | |
DVDD | Core digital supply voltage | 1.71 | 1.8/2.5/3.3 | 3.465 | V | |
VDD_PRI, VDD_SEC | Reference input supply voltage | 1.71 | 1.8/2.5/3.3 | 3.465 | V | |
ΔVDD/Δt | VDD power-up ramp time (0 to 3.3 V) PDN left open, all VDD tight together PDN low-high is delayed (1) | 50 < tPDN | ms | |||
TA | Ambient Temperature | –40 | 85 | °C | ||
SDA and SCL in I2C Mode (SI_MODE[1:0] = 01) | ||||||
VI | Input voltage | DVDD = 1.8 V | –0.5 | 2.45 | V | |
DVDD = 3.3 V | –0.5 | 3.965 | V | |||
dR | Data rate | 100
400 |
kbps | |||
VIH | High-level input voltage | 0.7 × DVDD | V | |||
VIL | Low-level input voltage | 0.3 × DVDD | V | |||
CBUS_I2C | Total capacitive load for each bus line | 400 | pF |