ZHCS927G May 2012 – January 2018 CDCM6208
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
fIN | Reference and bypass input frequency | 0.008 | 250 | MHz | ||
VI | Differential input voltage swing, peak-to-peak | VDD_PRI/SEC = 2.5/3.3 V | 0.2 | 1.6 | VPP | |
VDD_PRI/SEC = 1.8 V | 0.2 | 1 | VPP | |||
VICM | Input common-mode voltage | CML input signaling, R4[7:6] = 00 | VDD_PRI/VDD_SEC-0.4 | VDD_PRI/VDD_SEC-0.1 | V | |
VICM | Input common-mode voltage | LVDS, VDD_PRI/SEC
= 1.8/2.5/3.3 V, R4[7:6] = 01, R4.1 = d.c., R4.0 = d.c. |
0.8 | 1.2 | 1.5 | V |
VHYST | Input hysteresis | LVDS (Q4[7:6,4:3] = 01) | 15 | 65 | mVpp | |
CML (Q4[7:6,4:3] = 00) | 20 | 85 | mVpp | |||
IIH | Input high current | VDD_PRI/SEC = 3.465 V,
VIH = 3.465 V |
30 | µA | ||
IIL | Input low current | VDD_PRI/SEC = 3.465V, VIL = 0 V | –30 | µA | ||
ΔV/ΔT | Reference input edge rate | 20% – 80% | 0.75 | V/ns | ||
IDCDIFF | Reference input duty cycle | 30% | 70% | |||
CIN | Input capacitance | 2.7 | pF |