ZHCS927G May 2012 – January 2018 CDCM6208
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
fOUT-I | Output frequency | Integer output divider | V1 | 1.55 | 800 | MHz | |
V2 | 1.91 | 800 | |||||
VCM-AC | Output AC-coupled common-mode voltage | AC-coupled with 50-Ω receiver termination | VDD_Yx_Yy – 0.46 | V | |||
VCM-DC | Output DC-coupled common-mode voltage | DC-coupled with 50-Ω on-chip termination to VDD_Yx_Yy | VDD_Yx_Yy – 0.2 | V | |||
|VOD| | Differential output voltage | 100-Ω diff load AC coupling (see Figure 12) | 0.3 | 0.45 | 0.58 | V | |
VOUT | Differential output peak-to-peak voltage | 2 × |V OD| | V | ||||
tR/tF | Output rise/fall time | 20% to 80% | VDDYx = 1.8 V | 100 | 151 | 300 | ps |
VDDYx = 2.5 V/3.3 V | 100 | 143 | 200 | ps | |||
PN-floor | Phase noise floor at > 5-Hz offset | fOUT = 122.88 MHz | VDD_Yx_Yy = 1.8 V | –161.2- | –155.8 | dBc/Hz | |
VDD_Yx_Yy = 3.3 V | 161.2 | –153.8 | dBc/Hz | ||||
ODC | Output duty cycle | Not in bypass mode | 47.5% | 52.5% | |||
ROUT | Output impedance | Measured from pin to VDD_Yx_Yy | 50 | Ω |