ZHCS927G May 2012 – January 2018 CDCM6208
PRODUCTION DATA.
The device supports a block write and block read operation. The host need only specify the lowest address of the sequence of addresses that the host needs to access. The CDCM6208 will automatically increment the internal register address pointer if the SCS pin remains low after the SPI port finishes the initial 32-bit transmission sequence. Each transmission of 16 bits (a data payload width) results in the device automatically incrementing the address pointer (provided the SCS pin remains active low for all sequences).
PARAMETER | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|
fClock | Clock Frequency for the SCL | 20 | MHz | ||
t1 | SPI_LE to SCL setup time | 10 | ns | ||
t2 | SDI to SCL setup time | 10 | ns | ||
t3 | SDO to SCL hold time | 10 | ns | ||
t4 | SCL high duration | 25 | ns | ||
t5 | SCL low duration | 25 | ns | ||
t6 | SCL to SCS Setup time | 10 | ns | ||
t7 | SCS Pulse Width | 20 | ns | ||
t8 | SDI to SCL Data Valid (First Valid Bit after SCS) | 10 | ns |