4 修订历史记录
Changes from D Revision (September 2015) to E Revision
-
Changed I(CLKVDD) Clock supply current Mode 1 max value from 95mA to 100mAGo
Changes from C Revision (August 2012) to D Revision
-
Added ESD 额定值表,特性 描述部分,器件功能模式,应用和实施部分,电源相关建议部分,布局部分,器件和文档支持部分以及机械、封装和可订购信息部分。Go
-
Added 196 焊球 12mm x 12mm BGA 封装至 说明Go
-
Added additional operation requirement for SLEEP pin if SLEEP pin is set to logic HIGH before and during device power up and initialization.Go
-
Added additional circuit configuration for unused terminals - IOUTAP/N, IOUTBP/N, IOUTCP/N, IOUTDP/NGo
-
Added additional operation requirement for SLEEP pin if SLEEP pin is set to logic HIGH before and during device power up and initialization.Go
-
Changed DACCLKP/N Differential voltage TYP value from 1.0 V to 0.8 V Go
-
Changed the parameter name Single-Ended Swing Level to Single-Ended Input Level to better reflect the specification for minimum recommended single-ended voltage level. Go
-
Changed OSTRP/N Differential voltage TYP value from 1.0 V to 0.8 V Go
-
Changed the parameter name Single-Ended Swing Level to Single-Ended Input Level to better reflect the specification for minimum recommended single-ended voltage level. Go
-
Changed Standard high swing note for Electrical Characteristics – Digital SpecificationsGo
-
Added Minimum voltage note for Electrical Characteristics – Digital Specifications Go
-
Added LMK0480x family to note for Timing Requirements – Digital Specifications Go
-
Added text to Input FIFO section Go
-
Changed syncsel_fifoout(3:0) description in Input FIFO section to clarify the FIFO read pointer reset capture method and limitation.Go
-
Added Note to Input FIFO section Go
-
Added LMK0480x family to Input FIFO section Go
-
Changed text in Single Sync Source Mode to clarify the latency limitation of Single Sync Source ModeGo
-
Added the effect of bypassing the FIFO in the Bypass Mode section to clarify the operation of the FIFO, LVDS FRAME, and LVDS SYNC in FIFO Bypass Mode. Go
-
Added package information for LPF pin in PLL Mode sectionGo
-
Changed table reference in FIR Filters section Go
-
Added text to Data Pattern Checker section with additional operating recommendations. Go
-
Added reference to application report in DAC3484 Alarm Monitoring sectionGo
-
Added note to Figure 80 Go
-
Added Unused LVDS Port Termination sectionGo
-
Changed information to Multi-Device Operation: Single Sync Source mode section to clarify the latency limitation of Single Sync Source Mode.Go
-
Changed Figure 90 to clarify the latency limitation of Single Sync Source Mode. Go
-
Changed the NCO setting description in the Example Start-up Sequence Section to reflect the example register writes.Go
-
Added A32 to A32 for DAC3484IRKD and N9 for DAC3484IZAY in register config3 bit 0 descriptionGo
-
Changed alarm_lparity to alarm_fparity in register config7 Go
-
Changed QMC offset registers to QMC correction registers in register config16Go
-
Added SLEEP pin information to register config27 bit 11 Go
-
Changed 1.2VDIG to DIGVDD in register config27 bits 5:0Go
-
Changed 1.2VCLK to CLKVDD in register config27 bits 5:0Go
-
Added pin description for both packages in register config35 Go
-
Added reference to Digital Input Timing Specifications Table in register config36Go
-
Added text to register config45 bit 0 descriptionGo
Changes from B Revision (February) to C Revision
-
Added thermal information to the Absolute Maximum Ratings tableGo
-
Added Recommended Operating Conditions tableGo
-
Deleted TJ row from top of thermal tableGo
-
Deleted OPERATING RANGE section from bottom of Electrical Characteristics – DC Specifications tableGo
Changes from A Revision (July 2011) to B Revision
-
Changed 版本,由“版本 A(2011 年 7 月)”改为“版本 B(2012 年 6 月)”Go
-
Changed 特性部分的封装 选项Go
-
Added ZAY packageGo
-
Added ZAY pin functionsGo
-
Added ZAY package information to Thermal InformationGo
-
Added Input Common Mode max value of 1.6VGo
-
Added information to CLOCK INPUT (DACCLKP/N) in Electrical Characteristics – Digital SpecificationsGo
-
Added information to OUTPUT STROBE (OSTRP/N) in Electrical Characteristics – Digital SpecificationsGo
-
Changed Electrical Characteristics – AC Specifications AC Performance informationGo
-
Changed Figure 21Go
-
Changed Figure 22Go
-
Changed Figure 23Go
-
Added Figure 48Go
-
Added Figure 49Go
-
Changed config 3 to config9 in Input FIFO sectionGo
-
Added information for double-charge-pump current to PLL MODE sectionGo
-
Changed Figure 71Go
-
Changed +3.75 to –3.75 degrees in 1024 steps to +26.5 to –26.5 degrees in 4096 steps in GAIN AND PHASE CORRECTION sectionGo
-
Added dual channel mode enable information to POWER-UP SEQUENCE step 6.Go
-
Changed config1, bit 8 in Table 11Go
-
Changed config16, bits 13:12 in Table 11Go
-
Changed register config1, bit8 from Reserved to quad_enaGo
-
Changed register config16, bits 13:12 from reserved to dual_ena (1:0)Go
Changes from * Revision (March 2011) to A Revision
-
Changed “米6体育平台手机版_好二三四预览”至“量产数据”Go