4 修订历史记录
Changes from B Revision (August 2017) to C Revision
- Changed the tr NOM value from 50 ns To 50 ps in the Anaolog Output of the Timing Requirements tableGo
- Changed the tf NOM value from 50 ns To 50 ps in the Anaolog Output of the Timing Requirements tableGo
- Changed the MPY values in Table 4Go
- Changed The title From: SerDes PLL Modes Selection To: SerDes PLL Multiplier (MPY) Values in in Table 4Go
- Added section: Digital Quadrature ModulatorGo
- Added section: Low Power Coarse Resolution Mixing ModesGo
- Added cross reference to MPY values in Table 132Go
- Changed the enable/disable description for bit [15:13] of Table 134Go
Changes from A Revision (April 2017) to B Revision
- Deleted 将特性 中的“插值:1、2、4、24x”更改为“插值:1、2、24x”Go
- Changed the ALARM pin From: alarm_out_pol To: alm_out_pol in the Pin Functions tableGo
- Changed the Description of pins A3, A4, A7, A6, A9, A10, A12, E12, F11, F7, G6, H5, H7, J6, J11 in the Pin Functions tableGo
- Changed description of TXENABLE pin in the PIN Functions tableGo
- Changed the MAX value of VEE18N rail From: 0.5 V To 0.3 V in the Absolute Maximum Ratings tableGo
- Added "Supply Voltage Range" to the Recommended Operating Conditions tableGo
- Changed DNL typical value From: ±0.5 to ±3 LSB in Electrical Characteristics - DC Specifications tableGo
- Changed INL typical value From: ±1 To: ±4 LSB in Electrical Characteristics - DC Specifications tableGo
- Added "Reference voltage drift" to the Electrical Characteristics - DC Specifications tableGo
- Changed Power Dissipation Test Condition From: MODE 5: dual channel, 8-bit input mode, 2x Interpolation To: MODE 5: dual channel, 8-bit input mode, 1x Interpolation in the Electrical Characteristics - DC SpecificationsGo
- Changed the ILOAD values to negative for CMOS interface parameter, low-level output voltage, in the Electrical Characteristics - Digital Specifications tableGo
- Added 0 dBFS to the condition statement for the Electrical Characteristics - AC Specifications tableGo
- Added MIN and TYP value to maximum DAC sample rate for DAC38RF89 only in the Electrical Characteristics - AC Specifications tableGo
- Changed the Isolation values in the TEST CONDITIONS, TYP value From: 74 dBc To: 82 dBc and 56 dBc To 73 dBc in the Electrical Characteristics - AC Specifications tableGo
- Added NSD values for DAC38RF82 with on-chip PLL enabled to Electrical Characteristics - AC Specifications tableGo
- Added Figure 16Go
- Added MPY value for 16.5x in the Table 4Go
- Changed input rate max and fdac max for 6x interpolation mode in Table 9Go
- Changed input data rate From: 6666 MSPS To: 3333 MSPS for LMFSHd=41380, 2x interpolation in Table 9Go
- Changed Table 12, JESD204B frame format for LMFSHd=84111 Go
- Changed Table 14, JESD204B frame format for LMFSHd=44210Go
- Changed Table 16, JESD204B frame format for LMFSHd = 24410Go
- Changed Table 17, JESD204B frame format for LMFSHd = 44210Go
- Changed Table 18, JESD204B frame format for LMFSHd = 88210Go
- Changed Table 19, JESD204B frame format for LMFSHd = 24410Go
- Changed Table 20, JESD204B frame format for LMFSHd=48410Go
- Changed Table 21, JESD204B frame format for LMFSHd = 24310Go
- Changed Table 22, JESD204B frame format for LMFSHd = 48310Go
- Changed Table 23, JESD204B frame format for LMFSHd = 81180Go
- Changed Table 24, JESD204B frame format for LMFSHd = 41380Go
- Changed Table 26, JESD204B frame format for LMFSHd = 41121Go
- Added Table 27, JESD204B frame format for LMFSHd = 41121Go
- Changed Table 38Go
- Changed register field programming values for LMFSHd=24410, 41380, 41121 and 24310 in the Register Programming for JESD and Interpolation Mode tableGo
- Changed the bit positions of N_M1 register field From: 12-8 To: 4-0 in the Table 42 tableGo
- Changed the bit positions of N_M1’ (NPRIME_M1) register field From: 4-0 To: 12-0 in the Table 42 tableGo
- Changed the description of DAC PLL alarm in Alarm MonitoringGo
- Changed from BIST_ENA to Reserved in Table 61Go
- Changed from BIST_ZERO to Reserved in Table 61Go
- Changed the description of OUTSUM_SEL field in Table 69Go
- Changed the Description of Bit 11 From "dummy data generation" to "distortion enhancement" in Table 116Go
- Changed the junction temp and loop filter voltage range for PLL tuning in Figure 142Go
Changes from * Revision (February 2017) to A Revision
- Corrected the NSD values for -9dBFS in Electrical Characteristics - AC Specifications table Go
- Added PLL/VCO characteristics table to PLL/VCO Electrical CharacteristicsGo
- Added JESD204B clock phase register setting to Table 41Go
- Removed descriptions for CLKJESD_DIV register from Table 41Go
- Added JESD204B clock phase register setting to Table 42Go
- Added information about the DAC output total current for various full scale current settings in DAC Fullscale Output CurrentGo
- Changed Bit 0 of Table 128 From: Enables the GSM PLL To: ReservedGo
- Changed Table 130Go
- Changed description of SERDES_REFCLK_DIV register field in Table 131Go
- Changed Bit 12:11, 6:5 and 4:2 of Table 134Go