ZHCSE90D September 2015 – September 2020 DLPC910
PRODUCTION DATA
The DMD mirrors and corresponding SRAM pixels are organized into blocks and each block is broken into rows per BLK as described in Table 7-11. Mirror blocks are addressed for either the Mirror Clocking Pulse or Block Clear functions by asserting block control signals at the start of each row data load. RST2BLKZ, BLKMD and BLKAD are used as shown in Table 7-12 to designate which mirror block(s) is to be issued a MCP or a Block Clear. Refer to Related Documentation for the DMD datasheet regarding block location information.
RST2BLK needs to be kept low during initialization for proper setup of the system. Dynamic changes to RST2BLK during normal operation are not recommended.
TYPE | COLS | ROWS | BLKS | ROWS PER BLK | CLKS PER ROW | #DATA IN | Required Output LVDS Buses | Required Input LVDS Buses |
---|---|---|---|---|---|---|---|---|
DLP9000X - 0.9 WQXGA Type A | 2560 | 1600 | 16 | 100 | 20 | 64 | A, B, C, and D | A, B, C, and D |
DLP9000XUV - 0.9 WQXGA Type A | 2560 | 1600 | 16 | 100 | 20 | 64 | A, B, C, and D | A, B, C, and D |
DLP6500 - 0.65 1080p Type A and S600 | 1920 | 1080 | 15 | 72 | 32 | 32 | A and B(1) or C and D |
A and B |
RST2BKLZ | BLKMD_1 | BLKMD_2 | BLKAD_3 | BLKAD_2 | BLKAD_1 | BLKAD_0 | OPERATION |
---|---|---|---|---|---|---|---|
X | 0 | 0 | X | X | X | X | None |
X | 0 | 1 | 0 | 0 | 0 | 0 | Clear block 00 |
X | 0 | 1 | 0 | 0 | 0 | 1 | Clear block 01 |
X | 0 | 1 | 0 | 0 | 1 | 0 | Clear block 02 |
X | 0 | 1 | 0 | 0 | 1 | 1 | Clear block 03 |
X | 0 | 1 | 0 | 1 | 0 | 0 | Clear block 04 |
X | 0 | 1 | 0 | 1 | 0 | 1 | Clear block 05 |
X | 0 | 1 | 0 | 1 | 1 | 0 | Clear block 06 |
X | 0 | 1 | 0 | 1 | 1 | 1 | Clear block 07 |
X | 0 | 1 | 1 | 0 | 0 | 0 | Clear block 08 |
X | 0 | 1 | 1 | 0 | 0 | 1 | Clear block 09 |
X | 0 | 1 | 1 | 0 | 1 | 0 | Clear block 10 |
X | 0 | 1 | 1 | 0 | 1 | 1 | Clear block 11 |
X | 0 | 1 | 1 | 1 | 0 | 0 | Clear block 12 |
X | 0 | 1 | 1 | 1 | 0 | 1 | Clear block 13 |
X | 0 | 1 | 1 | 1 | 1 | 0 | Clear block 14 |
X | 0 | 1 | 1 | 1 | 1 | 1 | Clear block 15 (1) |
X | 1 | 0 | 0 | 0 | 0 | 0 | Reset block 00 |
X | 1 | 0 | 0 | 0 | 0 | 1 | Reset block 01 |
X | 1 | 0 | 0 | 0 | 1 | 0 | Reset block 02 |
X | 1 | 0 | 0 | 0 | 1 | 1 | Reset block 03 |
X | 1 | 0 | 0 | 1 | 0 | 0 | Reset block 04 |
X | 1 | 0 | 0 | 1 | 0 | 1 | Reset block 05 |
X | 1 | 0 | 0 | 1 | 1 | 0 | Reset block 06 |
X | 1 | 0 | 0 | 1 | 1 | 1 | Reset block 07 |
X | 1 | 0 | 1 | 0 | 0 | 0 | Reset block 08 |
X | 1 | 0 | 1 | 0 | 0 | 1 | Reset block 09 |
X | 1 | 0 | 1 | 0 | 1 | 0 | Reset block 10 |
X | 1 | 0 | 1 | 0 | 1 | 1 | Reset block 11 |
X | 1 | 0 | 1 | 1 | 0 | 0 | Reset block 12 |
X | 1 | 0 | 1 | 1 | 0 | 1 | Reset block 13 |
X | 1 | 0 | 1 | 1 | 1 | 0 | Reset block 14 |
X | 1 | 0 | 1 | 1 | 1 | 1 | Reset block 15 (1) |
0 | 1 | 1 | 0 | 0 | 0 | 0 | Reset blocks 00-01 |
0 | 1 | 1 | 0 | 0 | 0 | 1 | Reset blocks 02-03 |
0 | 1 | 1 | 0 | 0 | 1 | 0 | Reset blocks 04-05 |
0 | 1 | 1 | 0 | 0 | 1 | 1 | Reset blocks 06-07 |
0 | 1 | 1 | 0 | 1 | 0 | 0 | Reset blocks 08-09 |
0 | 1 | 1 | 0 | 1 | 0 | 1 | Reset blocks 10-11 |
0 | 1 | 1 | 0 | 1 | 1 | 0 | Reset blocks 12-13 |
0 | 1 | 1 | 0 | 1 | 1 | 1 | Reset blocks 14-15 |
1 | 1 | 1 | 0 | 0 | 0 | X | Reset blocks 00-03 |
1 | 1 | 1 | 0 | 0 | 1 | X | Reset blocks 04-07 |
1 | 1 | 1 | 0 | 1 | 0 | X | Reset blocks 08-11 |
1 | 1 | 1 | 0 | 1 | 1 | X | Reset blocks 12-15 |
X | 1 | 1 | 1 | 0 | X | X | Reset blocks 00-15 |
X | 1 | 1 | 1 | 1 | X | X | Float blocks 00-15 |