ZHCSHX5A November 2017 – March 2018 DP83TC811R-Q1
PRODUCTION DATA.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
Extended Register Command | Reserved | ||||||
RW-0 | RO-0 | ||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
DEVAD | |||||||
RW-0 |
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
15:14 | Extended Register Command | RW | 0 | Extended Register Command:
00 = Address 01 = Data, no post increment 10 = Data, post increment on read and write 11 = Data, post increment on write only |
13:5 | Reserved | RO | 0 | Reserved |
4:0 | DEVAD | RW | 0 | Device Address: Bits[4:0] are the device address, DEVAD, that directs any accesses of ADDAR Register 0x000E – Address/Data Register to the appropriate MMD. Specifically, the DP83TC811R-Q1 uses the vendor specific DEVAD [4:0] = "11111" for accesses to registers 0x04D1 and lower. For MMD1 access, the DEVAD[4:0] = '00001'. All accesses through registers REGCR and ADDAR should use the DEVAD for either MMD or MMD1. Transactions with other DEVAD are ignored. |