4 Revision History
Changes from December 17, 2022 to June 30, 2023 (from Revision D (December 2022) to Revision E (June 2023))
- (封装信息):更新/更改了表以便与新的内容标准一致Go
- (Device Comparison): Updated/Changed the "DRA821U2 CPSW5G supports
…" footnote clarifying options/restrictionsGo
- (MAIN Domain/ MMC0 Signal Descriptions): Deleted the external
pull-up resistor connection requirements footnote on the MMC command and data
signals for MMC0Go
- (Recommended Operating Conditions): Added clarification to the "…
supply inputs" footnote, specifically for VDD_CORE, VDD_MCU, and VDD_CPU domains
plus, added cross-references to the MIN/MAX valuesGo
- (Operating Performance Points): Added "Supported OPP vs Max
Frequency" table to include "OPP_LOW" and "OPP_NOM" plus footnote
cross-referencesGo
- (Operating Performance Points): Updated/Changed the Supported OPP
vs Max Frequency table to include "OPP_LOW" and "OPP_NOM" OPP
clarificationGo
- (Operating Performance Points): Updated/Changed "D{+}V{+}FS" to
"DVFS" in the "OPP and VDD_CPU voltage …" footnote in Supported
OPP vs Max Frequency tableGo
- (Operating Performance Points): Deleted "Maximum DDR Frequency will
be limited based ..." duplicated sentence from Speed Grade Maximum
Frequency table footnoteGo
- (MMCSD1 Timing Conditions): Deleted the SRI, Input slew
rate specification for UHS-I DDR50 modeGo