ZHCSJ76A March 2018 – April 2019 DRV8343-Q1
PRODUCTION DATA.
No action occurs after a VDS_OCP event in this mode. The VDS overcurrent monitor is disabled for all three half-bridges at the same time and the DIS_VDS_x bits are locked. In the H/W device, VDS_OCP is disabled for all three half-bridges at the same time through the VDS pin.