ZHCSJ76A March 2018 – April 2019 DRV8343-Q1
PRODUCTION DATA.
After a SEN_OCP event in this mode, all the external MOSFETs are disabled and the nFAULT pin is driven low. The FAULT and SEN_OCP bits are latched high in the SPI registers. Normal operation starts again (gate driver operation and the nFAULT pin is released) when the SEN_OCP condition clears and a clear faults command is issued either through the CLR_FLT bit or an ENABLE reset pulse (tRST). This is the default mode in both the H/W and SPI device options.