ZHCSM45 june 2023 DS320PR1601
PRODUCTION DATA
The DS320PR1601 has 16 data lanes with 16-Tx channels and 16-Rx channels. The data channels are grouped for I2C configurations and PCIe state machine grouping as provided in Table 8-1 using xADDRx and PDx pins. Table 8-1 provides the channel grouping.
Pin Name | Description |
---|---|
PD_15-12 PD_11-8 PD_7-4 PD_3-0 |
Active in all device control modes. The pin has internal 1-MΩ weak pulldown resistor. The pin triggers PCIe Rx detect state machine when toggled.
Each PD pin sets control for a bank of 8 lanes (4 from Side A and 4 from Side B) to provide flexibility for x4 and x8 bifurcation:
PCIe hot plug insertion implementation varies from system to system. PDx pins are driven low in a system (for example, by PCIe CEM interface PRSNTx# or fundamental reset PERST# signal with appropriate polarity). For PCIe x16 application all four PD signals can be shorted together. |
A_ADDR1_15-8 A_ADDR0_15-8 A_ADDR1_7-0 A_ADDR0_7-0 B_ADDR1_15-8 B_ADDR0_15-8 B_ADDR1_7-0 B_ADDR0_7-0 |
5-level input pins as implemented by pull-down resistor on the pin as provided in Table 7-3. These pins are sampled at device power-up only. Sets SMBus / I2C target address as provided in Table 8-2. Each set of ADDR1 and ADDR0 pins defines the addresses for bank of 8 lanes:
Figure 8-1 shows how I2C target addresses are accessed for specific lanes. |