SNLS055J November 1999 – May 2016 DS90CF366 , DS90CF386
PRODUCTION DATA.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
Supply voltage, VCC | –0.3 | 4 | V | ||
CMOS/LVCMOS output voltage | –0.3 | VCC + 0.3 | V | ||
LVDS receiver input voltage | –0.3 | VCC + 0.3 | V | ||
Power dissipation capacity at 25°C | DS90CF366, TSSOP package | 1.61 | W | ||
DS90CF386 | TSSOP package | 1.89 | |||
NFBGA package | 2 | ||||
Lead temperature | TSSOP soldering (4 s) | 260 | °C | ||
NFBGA soldering, reflow (20 s) | 220 | ||||
Operating junction temperature, TJ | 150 | °C | |||
Storage temperature, Tstg | –65 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±7000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±700 |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
VCC | Supply voltage | 3 | 3.3 | 3.6 | V |
Receiver input | 0 | 2.4 | V | ||
VNOISE | Supply noise voltage | 100 | mVPP | ||
TA | Operating free-air temperature | –10 | 25 | 70 | °C |
THERMAL METRIC(1) | DS90CF366 | DS90CF386 | UNIT | ||
---|---|---|---|---|---|
DGG (TSSOP) | DGG (TSSOP) | NZC (NFBGA) | |||
48 PINS | 56 PINS | 64 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 67.8 | 64.6 | 65.7 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 22.1 | 20.6 | 23.8 | °C/W |
RθJB | Junction-to-board thermal resistance | 34.8 | 33.3 | 44.9 | °C/W |
ψJT | Junction-to-top characterization parameter | 1.1 | 1 | 1 | °C/W |
ψJB | Junction-to-board characterization parameter | 34.5 | 33 | 44.9 | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
LVCMOS DC SPECIFICATIONS | |||||||
VIH | High level input voltage | 2 | VCC | V | |||
VIL | Low level input voltage | GND | 0.8 | V | |||
VOH | High level output voltage | IOH = –0.4 mA | 2.7 | 3.3 | V | ||
VOL | Low level output voltage | IOL = 2 mA | 0.06 | 0.3 | V | ||
VCL | Input clamp voltage | ICL = –18 mA | –0.79 | –1.5 | V | ||
IIN | Input current | VIN = 0.4 V, 2.5 V or VCC | 1.8 | 15 | uA | ||
VIN = GND | –10 | 0 | uA | ||||
IOS | Output short circuit current | VOUT = 0 V | –60 | –120 | mA | ||
LVDS RECEIVER DC SPECIFICATIONS | |||||||
VTH | Differential input high threshold | V CM = 1.2 V | 100 | mV | |||
VTL | Differential input low threshold | –100 | mV | ||||
I IN | Input current | V IN = 2.4 V, VCC = 3.6 V | ±10 | μA | |||
V IN = 0 V, VCC = 3.6 V | ±10 | μA | |||||
RECEIVER SUPPLY CURRENT | |||||||
ICCRW | Receiver supply current worst case |
CL = 8 pF, worst case pattern, DS90CF386, see Figure 1 and Figure 4 | f = 32.5 MHz | 49 | 70 | mA | |
f = 37.5 MHz | 53 | 75 | mA | ||||
f = 65 MHz | 81 | 114 | mA | ||||
f = 85 MHz | 96 | 135 | mA | ||||
CL = 8 pF, worst case pattern, DS90CF366, see Figure 1 and Figure 4 | f = 32.5 MHz | 49 | 60 | mA | |||
f = 37.5 MHz | 53 | 65 | mA | ||||
f = 65 MHz | 78 | 100 | mA | ||||
f = 85 MHz | 90 | 115 | mA | ||||
ICCRG | Receiver supply current, 16 grayscale |
CL = 8 pF, 16 grayscale pattern, see Figure 2, Figure 3, and Figure 4 | f = 32.5 MHz | 28 | 45 | mA | |
f = 37.5 MHz | 30 | 47 | mA | ||||
f = 65 MHz | 43 | 60 | mA | ||||
f = 85 MHz | 43 | 70 | mA | ||||
ICCRZ | Receiver supply current power down(2) |
Power Down = low receiver outputs stay low during power down mode | 140 | 400 | μA |
PARAMETER | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | |
---|---|---|---|---|---|---|
CLHT | CMOS or LVCMOS low-to-high transition time | See Figure 4 | 2 | 3.5 | ns | |
CHLT | CMOS or LVCMOS high-to-low transition time | See Figure 4 | 1.8 | 3.5 | ns | |
RSPos0 | Receiver input strobe position for bit 0 | f = 85 MHz, see Figure 11 and Figure 12 | 0.49 | 0.84 | 1.19 | ns |
RSPos1 | Receiver input strobe position for bit 1 | f = 85 MHz | 2.17 | 2.52 | 2.87 | ns |
RSPos2 | Receiver input strobe position for bit 2 | f = 85 MHz | 3.85 | 4.2 | 4.55 | ns |
RSPos3 | Receiver input strobe position for bit 3 | f = 85 MHz | 5.53 | 5.88 | 6.23 | ns |
RSPos4 | Receiver input strobe position for bit 4 | f = 85 MHz | 7.21 | 7.56 | 7.91 | ns |
RSPos5 | Receiver input strobe position for bit 5 | f = 85 MHz | 8.89 | 9.24 | 9.59 | ns |
RSPos6 | Receiver input strobe position for bit 6 | f = 85 MHz | 10.57 | 10.92 | 11.27 | ns |
RSKM | RxIN skew margin(2) | f = 85 MHz, see Figure 13 | 290 | ps | ||
RCOP | RxCLK OUT period | See Figure 5 | 11.76 | T | 50 | ns |
RCOH | RxCLK OUT high time | f = 85 MHz, see Figure 5 | 4.5 | 5 | 7 | ns |
RCOL | RxCLK OUT low time | f = 85 MHz, see Figure 5 | 4 | 5 | 6.5 | ns |
RSRC | RxOUT setup to RxCLK OUT | f = 85 MHz, see Figure 5 | 2 | ns | ||
RHRC | RxOUT hold to RxCLK OUT | f = 85 MHz, see Figure 5 | 3.5 | ns | ||
RCCD | RxCLK IN to RxCLK OUT delay | 25°C, VCC = 3.3 V, see Figure 6 | 5.5 | 7 | 9.5 | ns |
RPLLS | Receiver phase lock loop set | See Figure 7 | 10 | ms | ||
RPDD | Receiver power down delay | See Figure 10 | 1 | μs |