ZHCSDZ6D
July 2012 – July 2015
DS90UB913Q-Q1
,
DS90UB914Q-Q1
PRODUCTION DATA.
1
特性
2
应用
3
说明
4
修订历史记录
5
说明(续)
6
器件比较表
7
Pin Configuration and Functions
8
Specifications
8.1
Absolute Maximum Ratings
8.2
ESD Ratings
8.3
Recommended Operating Conditions
8.4
Thermal Information
8.5
Electrical Characteristics
8.6
Timing Requirements: Recommended for Serializer PCLK
8.7
AC Timing Specifications (SCL, SDA) - I2C Compliant
8.8
Bidirectional Control Bus DC Timing Specifications (SCL, SDA) - I2C Compliant
8.9
Switching Characteristics: Serializer
8.10
Switching Characteristics: Deserializer
8.11
Typical Characteristics
9
Parameter Measurement Information
9.1
AC Timing Diagrams and Test Circuits
10
Detailed Description
10.1
Overview
10.2
Functional Block Diagram
10.3
Feature Description
10.3.1
Serial Frame Format
10.3.2
Line Rate Calculations for the DS90UB91xQ
10.3.3
Deserializer Multiplexer Input
10.3.4
Error Detection
10.3.5
Description of Bidirectional Control Bus and I2C Modes
10.3.6
Slave Clock Stretching
10.3.7
I2C Pass-Through
10.3.8
ID[x] Address Decoder on the Serializer
10.3.9
ID[x] Address Decoder on the Deserializer
10.3.10
Programmable Controller
10.3.11
Synchronizing Multiple Cameras
10.3.12
General-Purpose I/O (GPIO) Descriptions
10.3.13
LVCMOS VDDIO Option
10.3.14
Deserializer - Adaptive Input Equalization (AEQ)
10.3.15
EMI Reduction
10.3.15.1
Deserializer Staggered Output
10.3.15.2
Spread Spectrum Clock Generation (SSCG) on the Deserializer
10.4
Device Functional Modes
10.4.1
DS90UB91xQ-Q1 Operation With External Oscillator as Reference Clock
10.4.2
DS90UB91xQ-Q1 Operation With Pixel Clock from Imager as Reference Clock
10.4.3
MODE Pin on Serializer
10.4.4
MODE Pin on Deserializer
10.4.5
Clock-Data Recovery Status Flag (LOCK), Output Enable (OEN) and Output State Select (OSS_SEL)
10.4.6
Multiple Device Addressing
10.4.7
Powerdown
10.4.8
Pixel Clock Edge Select (TRFB / RRFB)
10.4.9
Power-Up Requirements and PDB Pin
10.4.10
Built-In Self Test
10.4.11
BIST Configuration and Status
10.4.11.1
Sample BIST Sequence
10.5
Register Maps
11
Application and Implementation
11.1
Applications Information
11.2
Typical Application
11.2.1
Design Requirements
11.2.1.1
Transmission Media
11.2.1.2
Adaptive Equalizer - Loss Compensation
11.2.2
Detailed Design Procedure
11.2.3
Application Curve
12
Power Supply Recommendations
13
Layout
13.1
Layout Guidelines
13.2
Layout Example
14
器件和文档支持
14.1
文档支持
14.1.1
相关文档
14.2
相关链接
14.3
社区资源
14.4
商标
14.5
静电放电警告
14.6
Glossary
15
机械、封装和可订购信息
封装选项
机械数据 (封装 | 引脚)
RTV|32
MPQF166B
散热焊盘机械数据 (封装 | 引脚)
RTV|32
QFND448B
订购信息
zhcsdz6d_oa
zhcsdz6d_pm
9 Parameter Measurement Information
9.1 AC Timing Diagrams and Test Circuits
Figure 5. Bidirectional Control Bus Timing
Figure 6.
Worst Case
Test Pattern
Figure 7. Serializer CML Output Load and Transition Times
Figure 8. Serializer CML Output Load and Transition Times
Figure 9. Serializer VOD Diagram
Figure 10. Serializer VOD Diagram
Figure 11. Differential Vswing Diagram
Figure 12. Serializer Input Clock Transition Times
Figure 13. Serializer Set-Up and Hold Times
Figure 14. Serializer PLL Lock Time
Figure 15. Serializer Delay
Figure 16. Deserializer Data Lock Time
Figure 17. Deserializer LVCMOS Output Load and Transition Times
Figure 18. Deserializer Delay
Figure 19. Deserializer Output Set-Up and Hold Times
Figure 20. CML Output Driver
Figure 21. Output State (Set-Up and Hold) Times
Figure 22. Typical Serializer Jitter Transfer Function at 100 MHz
Figure 23. Typical Deserializer Input Jitter Tolerance Curve at 1.4-Gbps Line Rate
Figure 24. Spread Spectrum Clock Output Profile
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|