ZHCS747D January 2012 – September 2021 LMK01801
PRODUCTION DATA
CLKout0 to CLKout11 include a fixed digital delay for phase adjustment of the clock outputs.
The fixed delay allows a group of outputs to be delayed by 5 clock distribution path cycles. The 5-cycle offset takes effect on the clock outputs after a SYNC event. The delay is enabled through the CLKoutX_Y_OFFSET_PD register bit.
See Section 9.4.5 for more information.