ZHCSI92D May 2018 – November 2020 TAS5805M
PRODUCTION DATA
请参考 PDF 数据表获取器件具体的封装图。
Once the PVDD voltage drop below the UVETHRES(PVDD) (4 V Typical), device will set the output driver from Play mode to Hi-Z mode. Under voltage fault reported by Register 0x71 in Book0/Page0. Once PVDD rise above 4.25 V (Typical), device will come back to Play mode. But this bit still keeps 1 unless clear it by Register 0x78 in Book0/Page0 manually.