ZHCSRW2A february 2023 – august 2023 TDA4AH-Q1 , TDA4AP-Q1 , TDA4VH-Q1 , TDA4VP-Q1
ADVANCE INFORMATION
Table 7-80 represents CPTS timing conditions.
PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|
INPUT CONDITIONS | ||||
SRI | Input slew rate | 0.5 | 5 | V/ns |
OUTPUT CONDITIONS | ||||
CL | Output load capacitance | 2 | 10 | pF |
Section 7.10.5.18.1, Section 7.10.5.18.2, Figure 7-96, and Figure 7-97 present timing requirements and switching characteristics of the CPTS interface.