ZHCSDM4D december 2014 – may 2023 TPS65263-Q1
PRODUCTION DATA
PIN | DESCRIPTION | |
---|---|---|
NAME | NO. | |
EN3 | 1 | Enable for buck3. Float to enable. Can use this pin to adjust the input UVLO of buck3 with a resistor divider. |
SDA | 2 | I2C interface data pin; float or connect to GND to disable I2C communication |
SCL | 3 | I2C interface clock pin; float or connect to GND to disable I2C communication |
AGND | 4 | Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-current power grounds to the (–) terminal of bypass capacitor of input voltage VIN. |
VOUT2 | 5 | Buck2 output voltage sense pin |
FB2 | 6 | Feedback Kelvin sensing pin for buck2 output voltage. Connect this pin to buck2 resistor divider. |
COMP2 | 7 | Error amplifier output and loop compensation pin for buck2. Connect a series resistor and capacitor to compensate the control loop of buck2 with peak current PWM mode. |
SS2 | 8 | Soft-start and tracking input for buck2. An internal 5.2-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. |
BST2 | 9 | Boot-strapped supply to the high-side floating gate driver in buck2. Connect a capacitor (recommend 47 nF) from BST2 pin to LX2 pin. |
LX2 | 10 | Switching node connection to the inductor and bootstrap capacitor for buck2. The voltage swing at this pin is from a diode voltage below the ground up to PVIN2 voltage. |
PGND2 | 11 | Power ground connection of buck2. Connect PGND2 pin as close as practical to the (–) terminal of VIN2 input ceramic capacitor. |
PVIN2 | 12 | Input power supply for buck2. Connect PVIN2 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF). |
PVIN3 | 13 | Input power supply for buck3. Connect PVIN3 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF). |
PGND3 | 14 | Power ground connection of buck3. Connect PGND3 pin as close as practical to the (–) terminal of VIN3 input ceramic capacitor. |
LX3 | 15 | Switching node connection to the inductor and bootstrap capacitor for buck3. The voltage swing at this pin is from a diode voltage below the ground up to PVIN3 voltage. |
BST3 | 16 | Boot-strapped supply to the high-side floating gate driver in buck3. Connect a capacitor (recommend 47 nF) from BST3 pin to LX3 pin. |
SS3 | 17 | Soft-start and tracking input for buck3. An internal 5.2-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. |
COMP3 | 18 | Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensate the control loop of buck3 with peak current PWM mode. |
FB3 | 19 | Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 resistor divider. |
PGOOD | 20 | Output voltage supervision pin. When all bucks are in PGOOD monitor’s regulation range, PGOOD is asserted high. |
ROSC | 21 | Clock frequency adjustment pin. Connect a resistor from this pin to ground to adjust the clock frequency. When connected to an external clock, the internal oscillator synchronizes to the external clock. |
FB1 | 22 | Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 resistor divider. |
COMP1 | 23 | Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensate the control loop of buck1 with peak current PWM mode. |
SS1 | 24 | Soft-start and tracking input for buck1. An internal 5.2-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. |
BST1 | 25 | Boot-strapped supply to the high-side floating gate driver in buck1. Connect a capacitor (recommend 47 nF) from BST1 pin to LX1 pin. |
LX1 | 26 | Switching node connection to the inductor and bootstrap capacitor for buck1. The voltage swing at this pin is from a diode voltage below the ground up to PVIN1 voltage. |
PGND1 | 27 | Power ground connection of buck1. Connect PGND1 pin as close as practical to the (–) terminal of VIN1 input ceramic capacitor. |
PVIN1 | 28 | Input power supply for buck1. Connect PVIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF). |
VIN | 29 | Buck controller power supply |
V7V | 30 | Internal LDO for gate driver and internal controller. Connect a 10-µF ceremic capacitor from the pin to power ground. |
EN1 | 31 | Enable for buck1. Float to enable. Can use this pin to adjust the input UVLO of buck1 with a resistor divider. |
EN2 | 32 | Enable for buck2. Float to enable. Can use this pin to adjust the input UVLO of buck2 with a resistor divider. |
PAD | — | There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance. |