5 Revision History
Changes from Revision B (March 2020) to Revision C (October 2023)
- 更新了整个文档中的表格、图和交叉参考的编号格式Go
- Deleted digital system clock monitor slow clock error detection
and fast clock error detection specificationGo
- Added note to Figure 11-4
Go
- Updated textGo
- Added table note to Table 11-2
Go
- Added more information to this topic to more clearly explain the
ABIST functionGo
- Updated WD_ANSWER_RESP_0 to WD_ANSWER_RESP_1 in Figure 11-17
Go
- Updated content in Table 11-10
Go
- Changed "inversion enabled" to "inversion not enabled" to reflect
the actual device operationGo
- Added descriptive information to the setting EE_CRC_ERR bit in
SAFETY_ERR_STAT1 during EEPROM CRC diagnostic test runGo
- Changed "inversion enabled" to "inversion not enabled" to reflect
the actual device operation Go
- Updated Figure 11-34
Go
- Changed "inversion enabled" to "inversion not enabled" to reflect
the actual device operation Go
- Added note to SAFETY_CLK_STAT Register Field Descriptions
tableGo
- Added note to SAFETY_LBIST_CTRL Register Field
DescriptionsGo
Changes from Revision A (September 2018) to Revision B (March 2020)
- 首次公开发布数据表Go
- Added FiguGo
- Added re 9-5: Buck1 Output Current at Low VIN Conditions Go
- Added Figure 9-43: Start-up Showing NRES Output With Long NRES
Extension DelayGo
- Added Figure 9-44: Start-up Showing NRES Output With Short NRES
Extension DelayGo