ZHCSG17B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The OSCOUT_CTRL Register controls the OSCOUT Function. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | OSCOUT_LVCMOS_WEAK_DRIVE | RW | 0 | Enable OSCOUT LVCMOS weak drive. |
[6] | OSCOUT_DIV_REGCONTROL | RW | 0 | Enable OSCOUT Divider setting through configuration register rather than SYNC pin control. |
[5:4] | OSCOUT_PINSEL_DIV[1:0] | R | 0x0 | OSCOUT pin-selected Divider.
OSCOUT_PINSEL_DIV– Pin-Selected Oscout Divider ratio 00– 1 01– 2 10– 2 11– 4 |
[3] | OSCOUT_SEL_VBG | RW | 0 | OSCOUT Bandgap Source Select. When OSCOUT_SEL_VBG is 0 the PLL1 Bandgap is used for OSCOUT. If OSCOUT_SEL_VBG is 1 the Output Channel Bandgap is used. |
[2] | OSCOUT_DIV_CLKEN | RW | 1 | OSCout Divider Clock Enable. (RESERVED for PG1p0) |
[1] | OSCOUT_SWRST | RWSC | 0 | OSCOUT Software Reset. Writing a 1 to OSCOUT_SWRST resets the OSCOUT Block. The OSCOUT_SWRST is cleared automatically to 0. |
[0] | OSCOUT_SEL_SRC | RW | 1 | OSCout Clock source select.
OSCOUT_SEL_SRC– Clock Source 0– PLL2 Output 1– OSCin |