ZHCSG17B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
Table 24 provides the register map for device programming. Any register can be read from the same data address it is written to.
ADDRESS | DATA | |||||||
---|---|---|---|---|---|---|---|---|
[15:0] | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
0x00 | SWRST | LSB_FIRST | ADDR_ASCEND | SDO_ACTIVE | SDO_ACTIVE_CPY | ADDR_ASCEND_CPY | LSB_FIRST_CPY | SWRST_CPY |
0x01 | RSRVD | RSRVD1 | ||||||
0x02 | RSRVD | RSRVD2[1:0] | ||||||
0x03 | DEVID[1:0] | RSRVD | CHIPTYPE[3:0] | |||||
0x04 | CHIPID[15:8] | |||||||
0x05 | CHIPID[7:0] | |||||||
0x06 | CHIPVER[7:0] | |||||||
0x07 | RSRVD | RSRVD3 | ||||||
0x08 | RSRVD | RSRVD4 | ||||||
0x09 | RSRVD | RSRVD5 | ||||||
0x0A | RSRVD | RSRVD6 | ||||||
0x0B | RSRVD | RSRVD7 | ||||||
0x0C | VENDORID[15:8] | |||||||
0x0D | VENDORID[7:0] | |||||||
0x0E | RSRVD | RSRVD8 | ||||||
0x0F | RSRVD | RSRVD9 | ||||||
0x10 | RSRVD | OUTCH_MUTE | CLKINBLK_LOSLDO_EN | CH6TO10EN | CH1TO5EN | PLL2EN | PLL1EN | |
0x11 | RSRVD | DEV_STARTUP | ||||||
0x12 | RSRVD | DIG_CLK_EN | PLL2_DIG_CLK_EN | PORCLKAFTERLOCK | ||||
0x13 | RSRVD | PLL2_REF_DIGCLK_DIV[4:0] | ||||||
0x14 | EN_SYNC_PIN_FUNC | RSRVD | GLOBAL_CONT_SYSREF | GLOBAL_SYSREF | INV_SYNC_INPUT_SYNC_CLK | SYNC_PIN_FUNC[1:0] | GLOBAL_SYNC | |
0x15 | RSRVD | CLKIN_STAGGER_EN | CLKIN_SWRST | RSRVD | CLKINSEL1_INV | |||
0x16 | CLKINBLK_ALL_EN | CLKINSEL1_MODE[1:0] | CLKINBLK_EN_BUF_CLK_PLL | CLKINBLK_EN_BUF_BYP_PLL | RSRVD | RSRVD | RSRVD | |
0x19 | RSRVD | CLKIN0_PLL1_INV | CLKIN0_LOS_FRQ_DBL_EN | CLKIN0_EN | CLKIN0_SE_MODE | CLKIN0_PRIO[2:0] | ||
0x1A | RSRVD | CLKIN1_PLL1_INV | CLKIN1_LOS_FRQ_DBL_EN | CLKIN1_EN | CLKIN1_SE_MODE | CLKIN1_PRIO[2:0] | ||
0x1F | CLKIN0_PLL1_RDIV[15:8] | |||||||
0x20 | CLKIN0_PLL1_RDIV[7:0] | |||||||
0x21 | CLKIN1_PLL1_RDIV[15:8] | |||||||
0x22 | CLKIN1_PLL1_RDIV[7:0] | |||||||
0x27 | CLKIN0_LOS_REC_CNT[7:0] | |||||||
0x28 | CLKIN0_LOS_LAT_SEL[7:0] | |||||||
0x29 | CLKIN1_LOS_REC_CNT[7:0] | |||||||
0x2A | CLKIN1_LOS_LAT_SEL[7:0] | |||||||
0x2B | RSRVD | SW_CLKLOS_TMR[4:0] | ||||||
0x2C | SW_REFINSEL[3:0] | SW_LOS_CH_SEL[3:0] | ||||||
0x2D | RSRVD | SW_ALLREFSON_TMR[4:0] | ||||||
0x2E | RSRVD | OSCIN_PD_LDO | OSCIN_SE_MODE | OSCIN_BUF_TO_OSCOUT_EN | OSCIN_OSCINSTAGE_EN | OSCIN_BUF_REF_EN | OSCIN_BUF_LOS_EN | |
0x2F | OSCOUT_LVCMOS_WEAK_DRIVE | OSCOUT_DIV_REGCONTROL | OSCOUT_PINSEL_DIV[1:0] | OSCOUT_SEL_VBG | OSCOUT_DIV_CLKEN | OSCOUT_SWRST | OSCOUT_SEL_SRC | |
0x30 | OSCOUT_DIV[7:0] | |||||||
0x31 | OSCOUT_DRV_MUTE[1:0] | OSCOUT_DRV_MODE[5:0] | ||||||
0x32 | CH10_SWRST | CH9_SWRST | CH78_SWRST | CH6_SWRST | CH5_SWRST | CH34_SWRST | CH2_SWRST | CH1_SWRST |
0x33 | OUTCH1_LDO_BYP_MODE | OUTCH1_LDO_MASK | RESERVED[5:0] | |||||
0x34 | OUTCH1_DRIV_MODE[5:0] | DIV_DCC_EN_CH1 | OUTCH1_DIV_CLKEN | |||||
0x35 | OUTCH2_LDO_BYP_MODE | OUTCH2_LDO_MASK | OUTCH2_DRIV_MODE[5:0] | |||||
0x36 | RESERVED[5:0] | DIV_DCC_EN_CH2 | OUTCH2_DIV_CLKEN | |||||
0x37 | OUTCH34_LDO_BYP_MODE | OUTCH34_LDO_MASK | OUTCH3_DRIV_MODE[5:0] | |||||
0x38 | OUTCH4_DRIV_MODE[5:0] | DIV_DCC_EN_CH3_4 | OUTCH34_DIV_CLKEN | |||||
0x39 | OUTCH5_LDO_BYP_MODE | OUTCH5_LDO_MASK | OUTCH5_DRIV_MODE[5:0] | |||||
0x3A | DIV_DCC_EN_CH5 | OUTCH5_DIV_CLKEN | RESERVED[5:0] | |||||
0x3B | OUTCH6_LDO_BYP_MODE | OUTCH6_LDO_MASK | RESERVED[5:0] | |||||
0x3C | OUTCH6_DRIV_MODE[5:0] | DIV_DCC_EN_CH6 | OUTCH6_DIV_CLKEN | |||||
0x3D | OUTCH78_LDO_BYP_MODE | OUTCH78_LDO_MASK | OUTCH7_DRIV_MODE[5:0] | |||||
0x3E | OUTCH8_DRIV_MODE[5:0] | DIV_DCC_EN_CH7_8 | OUTCH78_DIV_CLKEN | |||||
0x3F | OUTCH9_LDO_BYP_MODE | OUTCH9_LDO_MASK | RESERVED[5:0] | |||||
0x40 | OUTCH9_DRIV_MODE[5:0] | DIV_DCC_EN_CH9 | OUTCH9_DIV_CLKEN | |||||
0x41 | OUTCH10_LDO_BYP_MODE | OUTCH10_LDO_MASK | OUTCH10_DRIV_MODE[5:0] | |||||
0x42 | RESERVED[5:0] | DIV_DCC_EN_CH10 | OUTCH10_DIV_CLKEN | |||||
0x43 | OUTCH1_DIV[15:8] | |||||||
0x44 | OUTCH1_DIV[7:0] | |||||||
0x45 | OUTCH2_DIV[15:8] | |||||||
0x46 | OUTCH2_DIV[7:0] | |||||||
0x47 | OUTCH34_DIV[15:8] | |||||||
0x48 | OUTCH34_DIV[7:0] | |||||||
0x49 | OUTCH5_DIV[15:8] | |||||||
0x4A | OUTCH5_DIV[7:0] | |||||||
0x4B | OUTCH6_DIV[15:8] | |||||||
0x4C | OUTCH6_DIV[7:0] | |||||||
0x4D | OUTCH78_DIV[15:8] | |||||||
0x4E | OUTCH78_DIV[7:0] | |||||||
0x4F | OUTCH9_DIV[15:8] | |||||||
0x50 | OUTCH9_DIV[7:0] | |||||||
0x51 | OUTCH10_DIV[15:8] | |||||||
0x52 | OUTCH10_DIV[7:0] | |||||||
0x53 | OUTCH10_DIV_INV | OUTCH9_DIV_INV | OUTCH78_DIV_INV | OUTCH6_DIV_INV | OUTCH5_DIV_INV | OUTCH34_DIV_INV | OUTCH2_DIV_INV | OUTCH1_DIV_INV |
0x54 | PLL1_F_30 | PLL1_EN_REGULATION | PLL1_PD_LD | PLL1_DIR_POS_GAIN | PLL1_LDO_WAIT_TMR[3:0] | |||
0x55 | PLL1_LCKDET_BY_32 | PLL1_FAST_LOCK | PLL1_LCKDET_LOS_MASK | PLL1_FBCLK_INV | RSRVD | PLL1_BYP_LOS | PLL1_PFD_UP_HOLDOVER | PLL1_PFD_DOWN_HOLDOVER |
0x56 | RSRVD | PLL1_LOL_NORESET | PLL1_RDIV_CLKEN | PLL1_RDIV_4CY | PLL1_NDIV_CLKEN | PLL1_NDIV_4CY | ||
0x57 | RSRVD | PLL1_HOLDOVER_DLD_SWRST | PLL1_RDIV_SWRST | PLL1_NDIV_SWRST | PLL1_HOLDOVERCNT_SWRST | PLL1_HOLDOVER_LOCKDET_SWRST | PLL1_SWRST | |
0x58 | PLL1_LD_WNDW_SIZE[7:0] | |||||||
0x59 | PLL1_INTG_FL [3:0] | PLL1_INTG [3:0] | ||||||
0x5A | RSRVD | PLL1_PROP[6:0] | ||||||
0x5B | RSRVD | PLL1_PROP_FL[6:0] | ||||||
0x5C0x5C | PLL1_HOLDOVER_EN | PLL1_STARTUP_HOLDOVER_EN | PLL1_HOLDOVER_FORCE | PLL1_HOLDOVER_RAIL_MODE | PLL1_HOLDOVER_MAX_CNT_EN | PLL1_HOLDOVER_LOS_MASK | PLL1_HOLDOVER_LCKDET_MASK | PLL1_HOLDOVER_RAILDET_EN |
0x5D | PLL1_HOLDOVER_MAX_CNT[31:24] | |||||||
0x5E | PLL1_HOLDOVER_MAX_CNT[23:16] | |||||||
0x5F | PLL1_HOLDOVER_MAX_CNT[15:8] | |||||||
0x60 | PLL1_HOLDOVER_MAX_CNT[7:0] | |||||||
0x61 | PLL1_NDIV[15:8] | |||||||
0x62 | PLL1_NDIV[7:0] | |||||||
0x63 | PLL1_LOCKDET_CYC_CNT[23:16] | |||||||
0x64 | PLL1_LOCKDET_CYC_CNT[15:8] | |||||||
0x65 | PLL1_LOCKDET_CYC_CNT[7:0] | |||||||
0x66 | RSRVD | |||||||
0x67 | RSRVD | |||||||
0x68 | RSRVD | |||||||
0x69 | RSRVD | |||||||
0x6A | RSRVD | PLL1_STORAGE_CELL[5:0] | ||||||
0x6B | RSRVD | PLL1_RC_CLK_EN | RSRVD | PLL1_RC_CLK_DIV[2:0] | ||||
0x6C | RSRVD | PLL2_VCO_PRESC_LOW_POWER | PLL2_BYP_OSC | PLL2_BYP_TOP | PLL2_BYP_BOT | PLL2_GLOBAL_BYP | ||
0x6D | PLL2_EN_PULSE_GEN | PLL2_RDIV_BYP | PLL2_DBL_EN_INV | PLL2_PD_VARBIAS | PLL2_SMART_TRIM | PLL2_LCKDET_LOS_MASK | PLL2_RDIV_DBL_EN | PLL2_PD_LD |
0x6E | PLL2_BYP_SYNC_TOP | PLL2_BYP_SYNC_BOTTOM | PLL2_EN_BYP_BUF | PLL2_EN_BUF_SYNC_TOP | PLL2_EN_BUF_SYNC_BOTTOM | PLL2_EN_BUF_OSCOUT | PLL2_EN_BUF_CLK_TOP | PLL2_EN_BUF_CLK_BOTTOM |
0x6F | RSRVD | PLL2_RDIV_SWRST | PLL2_NDIV_SWRST | PLL2_SWRST | ||||
0x70 | PLL2_C4_LF_SEL[3:0] | PLL2_R4_LF_SEL[3:0] | ||||||
0x71 | PLL2_C3_LF_SEL[3:0] | PLL2_R3_LF_SEL[3:0] | ||||||
0x72 | RSRVD | PLL2_PROP[5:0] | ||||||
0x73 | PLL2_NDIV[15:8] | |||||||
0x74 | PLL2_NDIV[7:0] | |||||||
0x75 | PLL2_RDIV[15:8] | |||||||
0x76 | PLL2_RDIV[7:0] | |||||||
0x77 | PLL2_STRG_INITVAL[15:8] | |||||||
0x78 | PLL2_STRG_INITVAL[7:0] | |||||||
0x7D | RSRVD | RAILDET_UPP[5:0] | ||||||
0x7E | RSRVD | RAILDET_LOW[5:0] | ||||||
0x7F | RSRVD | PLL2_AC_CAL_EN | PLL2_PD_AC | PLL2_IDACSET_RECAL[1:0] | PLL2_AC_REQ | PLL2_FAST_ACAL | ||
0x80 | RSRVD | PLL2_INTG[4:0] | ||||||
0x81 | RSRVD | PLL2_AC_THRESHOLD[4:0] | ||||||
0x82 | RSRVD | PLL2_AC_STRT_THRESHOLD[4:0] | ||||||
0x83 | PLL2_AC_CMP_WAIT[3:0] | PLL2_AC_INIT_WAIT[3:0] | ||||||
0x84 | RSRVD | PLL2_AC_JUMP_STEP[3:0] | ||||||
0x85 | PLL2_LD_WNDW_SIZE[7:0] | |||||||
0x86 | PLL2_LD_WNDW_SIZE_INITIAL[7:0] | |||||||
0x87 | PLL2_LOCKDET_CYC_CNT[23:16] | |||||||
0x88 | PLL2_LOCKDET_CYC_CNT[15:8] | |||||||
0x89 | PLL2_LOCKDET_CYC_CNT[7:0] | |||||||
0x8A | PLL2_LOCKDET_CYC_CNT_INITIAL[23:16] | |||||||
0x8B | PLL2_LOCKDET_CYC_CNT_INITIAL[15:8] | |||||||
0x8C | PLL2_LOCKDET_CYC_CNT_INITIAL[7:0] | |||||||
0x8D | SPI_EN_THREE_WIRE_IF | RSRVD | SPI_SDIO_OUTPUT_MUTE | SPI_SDIO_OUTPUT_INV | SPI_SDIO_OUTPUT_WEAK_DRIVE | SPI_SDIO_EN_PULLUP | SPI_SDIO_EN_PULLDOWN | |
0x8E | RSRVD | SPI_SCL_EN_PULLUP | SPI_SCL_EN_PULLDOWN | SPI_SCS_EN_PULLUP | SPI_SCS_EN_PULLDOWN | |||
0x8F | RSRVD | SPI_SDIO_OUTPUT_HIZ | SPI_SDIO_ENB_INSTAGE | SPI_SDIO_EN_ML_INSTAGE | RSRVD | SPI_SDIO_OUTPUT_DATA | SPI_SDIO_INPUT_Y12 | SPI_SDIO_INPUT_M12 |
0x90 | RSRVD | SPI_SCL_ENB_INSTAGE | SPI_SCL_EN_ML_INSTAGE | RSRVD | SPI_SCL_INPUT_Y12 | SPI_SCL_INPUT_M12 | ||
0x91 | RSRVD | SPI_SCS_ENB_INSTAGE | SPI_SCS_EN_ML_INSTAGE | RSRVD | SPI_SCS_INPUT_Y12 | SPI_SCS_INPUT_M12 | ||
0x92 | STATUS0_MUX_SEL[2:0] | STATUS0_OUTPUT_MUTE | STATUS0_OUTPUT_INV | STATUS0_OUTPUT_WEAK_DRIVE | STATUS0_EN_PULLUP | STATUS0_EN_PULLDOWN | ||
0x93 | STATUS1_MUX_SEL[2:0] | STATUS1_OUTPUT_MUTE | STATUS1_OUTPUT_INV | STATUS1_OUTPUT_WEAK_DRIVE | STATUS1_EN_PULLUP | STATUS1_EN_PULLDOWN | ||
0x94 | STATUS1_INT_MUX[7:0] | |||||||
0x95 | STATUS0_INT_MUX[7:0] | |||||||
0x96 | RSRVD | PLL2_REF_CLK_EN | RSRVD | PLL2_REF_STATCLK_DIV[2:0] | ||||
0x97 | RSRVD | STATUS0_OUTPUT_HIZ | STATUS0_ENB_INSTAGE | STATUS0_EN_ML_INSTAGE | RSRVD | STATUS0_OUTPUT_DATA | STATUS0_INPUT_Y12 | STATUS0_INPUT_M12 |
0x98 | RSRVD | STATUS1_OUTPUT_HIZ | STATUS1_ENB_INSTAGE | STATUS1_EN_ML_INSTAGE | RSRVD | STATUS1_OUTPUT_DATA | STATUS1_INPUT_Y12 | STATUS1_INPUT_M12 |
0x99 | SYNC_MUX_SEL[2:0] | SYNC_OUTPUT_MUTE | SYNC_OUTPUT_INV | SYNC_OUTPUT_WEAK_DRIVE | SYNC_EN_PULLUP | SYNC_EN_PULLDOWN | ||
0x9A | RSRVD | RSRVD | ||||||
0x9B | RSRVD | CLKINSEL1_EN_PULLUP | CLKINSEL1_EN_PULLDOWN | |||||
0x9C | RSRVD | CLKINSEL1_ENB_INSTAGE | CLKINSEL1_EN_ML_INSTAGE | RSRVD | CLKINSEL1_INPUT_Y12 | CLKINSEL1_INPUT_M12 | ||
0xAC | PLL1_TSTMODE_REF_FB_EN | RSRVD | ||||||
0xAD | RSRVD | RESET_PLL2_DLD[1:0] | RSRVD | PLL2_TSTMODE_REF_FB_EN | PD_VCO_LDO[1:0] | |||
0xBE | RSRVD | LOS | HOLDOVER_DLD | HOLDOVER_LOL | HOLDOVER_LOS | PLL2_LCK_DET | PLL1_LCK_DET | |
0xF6 | RSRVD | PLL2_DLD_EN | RSRVD | |||||
0xFD | OUTCH1_DDLY[7:0] | |||||||
0xFF | OUTCH2_DDLY[7:0] | |||||||
0x101 | OUTCH34_DDLY[7:0] | |||||||
0x103 | OUTCH5_DDLY[7:0] | |||||||
0x105 | OUTCH6_DDLY[7:0] | |||||||
0x107 | OUTCH78_DDLY[7:0] | |||||||
0x109 | OUTCH9_DDLY[7:0] | |||||||
0x10B | OUTCH10_DDLY[7:0] | |||||||
0x10D | RSRVD | CH1_ADLY[4:0] | CH1_ADLY_EN | RSRVD | ||||
0x10E | RSRVD | CH2_ADLY[4:0] | CH2_ADLY_EN | RSRVD | ||||
0x110 | RSRVD | CH3_ADLY[4:0] | CH3_ADLY_EN | RSRVD | ||||
0x111 | RSRVD | CH4_ADLY[4:0] | CH4_ADLY_EN | RSRVD | ||||
0x112 | RSRVD | CH5_ADLY[4:0] | CH5_ADLY_EN | RSRVD | ||||
0x115 | RSRVD | CH6_ADLY[4:0] | CH6_ADLY_EN | RSRVD | ||||
0x116 | RSRVD | CH7_ADLY[4:0] | CH7_ADLY_EN | RSRVD | ||||
0x117 | RSRVD | CH8_ADLY[4:0] | CH8_ADLY_EN | RSRVD | ||||
0x119 | RSRVD | CH9_ADLY[4:0] | CH9_ADLY_EN | RSRVD | ||||
0x11A | RSRVD | CH10_ADLY[4:0] | CH10_ADLY_EN | RSRVD | ||||
0x124 | RSRVD | CLKMUX[3:0] | ||||||
0x127 | SYSREF_BYP_DYNDIGDLY_GATING_CH1 | SYSREF_BYP_ANALOGDLY_GATING_CH1 | SYNC_EN_CH1 | HS_EN_CH1 | DRIV_1_SLEW[1:0] | RSRVD | ||
0x128 | SYSREF_BYP_DYNDIGDLY_GATING_CH2 | SYSREF_BYP_ANALOGDLY_GATING_CH2 | SYNC_EN_CH2 | HS_EN_CH2 | RSRVD | DRIV_2_SLEW[1:0] | ||
0x129 | SYSREF_BYP_DYNDIGDLY_GATING_CH3_4 | SYSREF_BYP_ANALOGDLY_GATING_CH3_4 | SYNC_EN_CH3_4 | HS_EN_CH3_4 | DRIV_4_SLEW[1:0] | DRIV_3_SLEW[1:0] | ||
0x12A | SYSREF_BYP_DYNDIGDLY_GATING_CH5 | SYSREF_BYP_ANALOGDLY_GATING_CH5 | SYNC_EN_CH5 | HS_EN_CH5 | RSRVD | DRIV_5_SLEW[1:0] | ||
0x12B | SYSREF_BYP_DYNDIGDLY_GATING_CH6 | SYSREF_BYP_ANALOGDLY_GATING_CH6 | SYNC_EN_CH6 | HS_EN_CH6 | DRIV_6_SLEW[1:0] | RSRVD | ||
0x12C | SYSREF_BYP_DYNDIGDLY_GATING_CH7_8 | SYSREF_BYP_ANALOGDLY_GATING_CH7_8 | SYNC_EN_CH7_8 | HS_EN_CH7_8 | DRIV_8_SLEW[1:0] | DRIV_7_SLEW[1:0] | ||
0x12D | SYSREF_BYP_DYNDIGDLY_GATING_CH9 | SYSREF_BYP_ANALOGDLY_GATING_CH9 | SYNC_EN_CH9 | HS_EN_CH9 | DRIV_9_SLEW[1:0] | RSRVD | ||
0x12E | SYSREF_BYP_DYNDIGDLY_GATING_CH10 | SYSREF_BYP_ANALOGDLY_GATING_CH10 | SYNC_EN_CH10 | HS_EN_CH10 | RSRVD | DRIV_10_SLEW[1:0] | ||
0x130 | RSRVD | DYN_DDLY_CH1[2:0] | ||||||
0x131 | RSRVD | DYN_DDLY_CH2[2:0] | ||||||
0x133 | RSRVD | DYN_DDLY_CH3[2:0] | ||||||
0x134 | RSRVD | DYN_DDLY_CH4[2:0] | ||||||
0x135 | RSRVD | DYN_DDLY_CH5[2:0] | ||||||
0x138 | RSRVD | DYN_DDLY_CH6[2:0] | ||||||
0x139 | RSRVD | DYN_DDLY_CH7[2:0] | ||||||
0x13A | RSRVD | DYN_DDLY_CH8[2:0] | ||||||
0x13C | RSRVD | DYN_DDLY_CH9[2:0] | ||||||
0x13D | RSRVD | DYN_DDLY_CH10[2:0] | ||||||
0x140 | RSRVD | OUTCH_SYSREF_PLSCNT[5:0] | ||||||
0x141 | SYNC_INT_MUX[7:0] | |||||||
0x142 | RSRVD | SYNC_OUTPUT_HIZ | SYNC_ENB_INSTAGE | SYNC_EN_ML_INSTAGE | RSRVD | SYNC_OUTPUT_DATA | SYNC_INPUT_Y12 | SYNC_INPUT_M12 |
0x143 | RSRVD | FBBUF_CH5_EN | RSRVD | FBBUF_CH6_EN | ||||
0x146 | RSRVD | PLL2_NBYPASS_DIV2_FB | PLL2_PRESCALER[3:0] | PLL2_FBDIV_MUXSEL[1:0] | ||||
0x149 | RSRVD | PLL1_CLKINSEL1_ML_HOLDOVER | PLL1_SYNC_HOLDOVER | PLL1_STATUS1_HOLDOVER | PLL1_STATUS0_HOLDOVER | |||
0x14A | RSRVD | SYNC_ANALOGDLY[4:0] | SYNC_ANALOGDLY_EN | SYNC_INV | ||||
0x14B | RESERVED | DYN_DDLY_CH10_EN | DYN_DDLY_CH9_EN | RESERVED | DYN_DDLY_CH8_EN | DYN_DDLY_CH7_EN | DYN_DDLY_CH6_EN | RESERVED |
0x14C | DYN_DDLY_CH5_EN | DYN_DDLY_CH4_EN | DYN_DDLY_CH3_EN | RESERVED | DYN_DDLY_CH2_EN | DYN_DDLY_CH1_EN | RESERVED | RESERVED |
0x14E | SYSREF_EN_CH10 | SYSREF_EN_CH9 | SYSREF_EN_CH7_8 | SYSREF_EN_CH6 | SYSREF_EN_CH5 | SYSREF_EN_CH3_4 | SYSREF_EN_CH2 | SYSREF_EN_CH1 |
0x150 | RSRVD | PLL2_PFD_DIS_SAMPLE | PLL2_PROG_PFD_RESET[2:0] | |||||
0x151 | RSRVD | PLL2_RFILT | RSRVD | PLL2_CP_EN_SAMPLE_BYP | PLL2_CPROP[1:0] | |||
0x152 | RSRVD | PLL2_EN_FILTER | PLL2_CSAMPLE[2:0] | |||||
0x153 | RSRVD | PLL2_CFILT |