ZHCSG17B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The PLL2_AC_WAIT_CTRL Register sets the Amplitude Calibration Wait Periods. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:4] | PLL2_AC_CMP_WAIT[3:0] | RW | 0x0 | PLL2 VCO Amplitude Calibration Delay between IDAC Code Changes. Delay is equal to PLL2_AC_CMP_WAIT*4*Clock Period (Clock Period 100 ns). |
[3:0] | PLL2_AC_INIT_WAIT[3:0] | RW | 0x0 | PLL2 VCO Amplitude Calibration Initial Comparator Delay. Delay is equal to PLL2_AC_INIT_WAIT*4*Clock Period. |