4 Revision History
Changes from Revision A (June 2019) to Revision B (October 2020)
- 更新了整个文档中的表格、图和交叉参考的编号格式Go
- 总数据表格式和订购更新Go
- Deleted mention of mirror parking time from PARKZ pin description and moved to a specification tableGo
- Changed JTAG pin names from Reserved to proper names Go
- Deleted support for adjustable DATAEN_CMD polarity Go
- Deleted mention of a specific 3D command Go
- Deleted support for adjusting PCLK capture edge in software Go
- Changed the description of how to use the CMP_OUT pin and corrected how the comparator must use GPIO_10 (RC_CHARGE) instead of CMP_PWM Go
- Deleted support for CMP_PWMGo
- Added note about VCC_INTF power up recommendations if secondary devices are on the
I2C bus Go
- Deleted mention of unsupported keypad inputs Go
- Corrected optional MTR_SENSE support to GPIO_18 instead of GPIO_19 Go
- Changed GPIO_18 option to FPGA_RESETZGo
- Deleted mention of unsupported light sensor on GPIO_13 and GPIO_12 Go
- Deleted reference of the RC_CHARGE circuit being used for the light sensor and added reference of it being used for the thermistor Go
- Deleted reference of the LS_PWR circuit being used for the light sensorGo
- Removed GPIO_07 LED Enable featuresGo
- Deleted mention of the unsupported LABB output sample and hold sensor control signalGo
- Clarified GPIO_03 - GPIO_01 pins are required to be used as a SPI1 portGo
- Deleted misleading note about GPIO pins defaulting to inputs Go
- Deleted VDDLP12 from Absolute Maximum Ratings tableGo
- Deleted unneeded VCC_INTF and VCC_FLSH absolute maximum values Go
- Added high voltage tolerant note to Absolute Maximum Ratings table Go
- Changed incorrect pin tolerance Go
- Changed Power Electrical Characteristics table to reflect updated power measurement values and techniques Go
- Deleted reference to unsupported IDLE mode Go
- Changed display format of Power Electrical Characteristics tableGo
- Added note that the power numbers vary depending on the utilized softwareGo
- Changed and fixed incorrect test conditions for current drive strengthsGo
- Deleted redundant ǀVODǀ specification which is referenced in later sectionsGo
- Added minimum and maximum values for VOH for I/O type 4Go
- Added minimum and maximum values for VOL for I/O type 4Go
- Deleted incorrect reference to 2.5-V, 24-mA drive Go
- Corrected I2C buffer test conditionsGo
- Deleted incorrect steady-state common mode voltage reference Go
- Changed high voltage tolerant I/O note to only refer to the I2C buffer and changed VCC to VCC_INTF.Go
- Added |VOD| minimum and maximum values, and changed the typical value.Go
- Added high-level output voltage minimum and maximum values for the sub-LVDS DMD interface, deleted redundant mention of specification, and changed the typical value. Go
- Added low-level output voltage minimum and maximum values for the sub-LVDS DMD interface, deleted redundant mention of specification, and changed the typical value. Go
- Corrected the name of the DMD Low-Speed signals from inputs to outputs. Go
- Deleted VOH(DC) maximum and VOL(DC) minimum values. Go
- Added note about DMD input specs being met if a proper series termination resistor is used Go
- Deleted reference of selecting unsupported oscillator frequency Go
- Corrected system oscillator clock period to match clock frequency Go
- Changed pulse duration percent spec from a maximum to a minimum Go
- Added condition for VDD rise time Go
- Deleted the incorrect part of the tp_tvb definitionGo
- Deleted unneeded total horizontal blanking equation Go
- Changed minimum total vertical blanking equation Go
- Increased maximum PCLK from 150 MHz to 155 MHz Go
- Deleted reference to various signal's active edges being configurable Go
- Changed the minimum flash SPI_CLK frequencyGo
- Corrected flash interface clock period to match clock frequency Go
- Added Section 6.15 section to more clearly list signal transition time requirementsGo
- Changed GPIO_08 (HOST_IRQ) pulse width requirement and added a requirement to keep GPIO_08 high until HOST_IRQ goes lowGo
- Changed DMD HS clock switching rate from maximum to nominal and added accompanying clock specification Go
- Added Section 6.17 sectionGo
- Added the Section 6.18 section to clarify chipset support requirementsGo
- Added information that the parallel interface isn't ready to accept data until the auto-initialization process is completedGo
- Changed how the 500-ms startup time is described Go
- Changed SPI flash key timing parameter access frequency minimum and maximum valuesGo
- Deleted SPI signal routing section Go
- Deleted support for a light sensor integrated with the DLPC34xx controller Go
- Added
Section 7.3.7
Go
- Added missing timing definitions Go
- Clarified that the mentioned SDR clock speed is the typical valueGo
- Updated all timing diagramsGo
- Updated Running Fast DMD Park Sequence and Power Shut-Down times in Figure 9-3
Go
- Changed which signals are listed as tri-stated at power up and which signals are pulled low Go
- Changed 1-oz copper plane recommendation Go
- Deleted reference to unsupported option of variable frequency reference clockGo
- Added additional DMD data and DMD clock signal matching requirements Go
- Changed maximum mismatch from ±0.1" to ±1.0" Go
- Changed incorrect signal matching requirement table noteGo
- Changed differential signal layer change to a recommendationGo
- Changed wording requiring no more than two vias on certain DMD signals Go
- Added MSL peak temp and op temp to
Section 12.1.1
Go
Changes from Revision * (July 2018) to Revision A (June 2019)
- Changed mirror parking time from "500 μs" to "20 ms" for PARKZ description in Pin Functions tableGo
- Updated mirror parking time from "500 μs" to "20 ms" in Figure 27. DLPC343x Power-Up / PARKZ = 0 Initiated Fast PARK and Power-Down
Go
- Updated Running Normal DMD Park and Power Shut-Down times in Figure 9-2
Go