ZHCSDB9C August 2013 – February 2017 ADS1120
PRODUCTION DATA.
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) |
±2000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) |
±500 |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
Unipolar analog power supply | AVDD to AVSS | 2.3 | 5.5 | V | ||
AVSS to DGND | –0.1 | 0 | 0.1 | |||
Bipolar analog power supply | AVDD to DGND | 2.3 | 2.5 | 2.75 | V | |
AVSS to DGND | –2.75 | –2.5 | –2.3 | |||
Digital power supply | DVDD to DGND | 2.3 | 5.5 | V | ||
ANALOG INPUTS(1) | ||||||
VIN | Differential input voltage | VIN = V(AINP) – V(AINN)(2) | –Vref / Gain | Vref / Gain | V | |
V(AINx) | Absolute input voltage | PGA disabled, gain = 1 to 4 | AVSS – 0.1 | AVDD + 0.1 | V | |
PGA enabled, gain = 1 to 128 | See the Low-Noise PGA section | |||||
VCM | Common-mode input voltage | PGA disabled, gain = 1 to 4 | AVSS – 0.1 | AVDD + 0.1 | V | |
PGA enabled, gain = 1 to 128 | See the Low-Noise PGA section | |||||
VOLTAGE REFERENCE INPUTS(3) | ||||||
Vref | Differential reference input voltage | Vref = V(REFPx) – V(REFNx) | 0.75 | 2.5 | AVDD | V |
V(REFNx) | Absolute negative reference voltage | AVSS – 0.1 | V(REFPx) – 0.75 | V | ||
V(REFPx) | Absolute positive reference voltage | V(REFNx) + 0.75 | AVDD + 0.1 | V | ||
EXTERNAL CLOCK SOURCE | ||||||
f(CLK) | External clock frequency | 0.5 | 4.096 | 4.5 | MHz | |
Duty cycle | 40% | 60% | ||||
DIGITAL INPUTS | ||||||
Input voltage | DGND | DVDD | V | |||
TEMPERATURE RANGE | ||||||
TA | Operating ambient temperature | –40 | 125 | °C |
THERMAL METRIC(1) | ADS1120 | UNIT | ||
---|---|---|---|---|
VQFN (RVA) | TSSOP (PW) | |||
16 PINS | 16 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 43.4 | 99.5 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 47.3 | 35.2 | °C/W |
RθJB | Junction-to-board thermal resistance | 18.4 | 44.3 | °C/W |
ψJT | Junction-to-top characterization parameter | 0.6 | 2.4 | °C/W |
ψJB | Junction-to-board characterization parameter | 18.4 | 43.8 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | 2.0 | n/a | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
ANALOG INPUTS | |||||||
Absolute input current | See the Typical Characteristics | ||||||
Differential input current | See the Typical Characteristics | ||||||
SYSTEM PERFORMANCE | |||||||
Resolution (no missing codes) | 16 | Bits | |||||
DR | Data rate | Normal mode | 20, 45, 90, 175, 330, 600, 1000 | SPS | |||
Duty-cycle mode | 5, 11.25, 22.5, 44, 82.5, 150, 250 | ||||||
Turbo mode | 40, 90, 180, 350, 660, 1200, 2000 | ||||||
Noise (input-referred) | See the Noise Performance section | ||||||
INL | Integral nonlinearity | Gain = 1 to 128, VCM = 0.5 AVDD, best fit(2) | 8 | 20 | ppmFSR | ||
VIO | Input offset voltage | PGA disabled, gain = 1 to 4, differential inputs | ±4 | µV | |||
Gain = 1 to 128, differential inputs | ±4 | ||||||
Offset drift | PGA disabled, gain = 1 to 4 | 0.25 | µV/°C | ||||
Gain = 1 to 128, TA = –40°C to +85°C(2) | 0.08 | 0.3 | |||||
Gain = 1 to 128 | 0.25 | ||||||
Gain error | PGA disabled, gain = 1 to 4 | ±0.015% | |||||
Gain = 1 to 128, TA = 25°C | –0.1% | ±0.015% | 0.1% | ||||
Gain drift | PGA disabled, gain = 1 to 4 | 1 | ppm/°C | ||||
Gain = 1 to 128(2) | 1 | 4 | |||||
NMRR | Normal-mode rejection ratio(2) | 50 Hz ±3%, DR = 20 SPS, external CLK, 50/60 bit = 10 | 105 | dB | |||
60 Hz ±3%, DR = 20 SPS, external CLK, 50/60 bit = 11 | 105 | ||||||
50 Hz or 60 Hz ±3%, DR = 20 SPS, external CLK, 50/60 bit = 01 |
90 | ||||||
CMRR | Common-mode rejection ratio | At dc, gain = 1 | 90 | 105 | dB | ||
f(CM) = 50 Hz, DR = 2000 SPS(2) | 95 | 115 | |||||
f(CM) = 60 Hz, DR = 2000 SPS(2) | 95 | 115 | |||||
PSRR | Power-supply rejection ratio | AVDD at dc, VCM = 0.5 AVDD, gain = 1 | 80 | 105 | dB | ||
DVDD at dc, VCM = 0.5 AVDD, gain = 1(2) | 100 | 115 | |||||
INTERNAL VOLTAGE REFERENCE | |||||||
Initial accuracy | TA = 25°C | 2.045 | 2.048 | 2.051 | V | ||
Reference drift(2) | 5 | 40 | ppm/°C | ||||
Long-term drift | 1000 hours | 110 | ppm | ||||
VOLTAGE REFERENCE INPUTS | |||||||
Reference input current | REFP0 = Vref, REFN0 = AVSS | ±10 | nA | ||||
INTERNAL OSCILLATOR | |||||||
Internal oscillator accuracy | Normal mode | –2% | ±1% | 2% | |||
EXCITATION CURRENT SOURCES (IDACs) | |||||||
Current settings | 50, 100, 250, 500, 1000, 1500 | µA | |||||
Compliance voltage | All current settings | AVDD – 0.9 | V | ||||
Accuracy | All current settings, each IDAC | –6% | ±1% | 6% | |||
Current match | Between IDACs | ±0.3% | |||||
Temperature drift | Each IDAC | 50 | ppm/°C | ||||
Temperature drift matching | Between IDACs | 10 | ppm/°C | ||||
TEMPERATURE SENSOR | |||||||
Conversion resolution | 14 | Bits | |||||
Temperature resolution | 0.03125 | °C | |||||
Accuracy | TA = 0°C to +75°C | ±0.25 | °C | ||||
TA = –40°C to +125°C | ±0.5 | ||||||
Accuracy vs analog supply voltage | 0.0625 | 0.25 | °C/V | ||||
LOW-SIDE POWER SWITCH | |||||||
RON | On-resistance | 3.5 | Ω | ||||
Current through switch | 30 | mA | |||||
DIGITAL INPUTS/OUTPUTS | |||||||
VIH | High-level input voltage | 0.7 DVDD | DVDD | V | |||
VIL | Low-level input voltage | DGND | 0.3 DVDD | V | |||
VOH | High-level output voltage | IOH = 3 mA | 0.8 DVDD | V | |||
VOL | Low-level output voltage | IOL = 3 mA | 0.2 DVDD | V | |||
IH | Input leakage, high | VIH = 5.5 V | –10 | 10 | µA | ||
IL | Input leakage, low | VIL = DGND | –10 | 10 | µA | ||
POWER SUPPLY | |||||||
IAVDD | Analog supply current(3) | Power-down mode | 0.1 | 3 | µA | ||
Duty-cycle mode, PGA disabled | 65 | ||||||
Duty-cycle mode, gain = 1 to 16 | 95 | ||||||
Duty-cycle mode, gain = 32 | 115 | ||||||
Duty-cycle mode, gain = 64, 128 | 135 | ||||||
Normal mode, PGA disabled | 240 | ||||||
Normal mode, gain = 1 to 16 | 340 | 490 | |||||
Normal mode, gain = 32 | 425 | ||||||
Normal mode, gain = 64, 128 | 510 | ||||||
Turbo mode, PGA disabled | 360 | ||||||
Turbo mode, gain = 1 to 16 | 540 | ||||||
Turbo mode, gain = 32 | 715 | ||||||
Turbo mode, gain = 64, 128 | 890 | ||||||
IDVDD | Digital supply current(3) | Power-down mode | 0.3 | 5 | µA | ||
Duty-cycle mode | 55 | ||||||
Normal mode | 75 | 110 | |||||
Turbo mode | 95 | ||||||
PD | Power dissipation(3) | Duty-cycle mode, PGA disabled | 0.4 | mW | |||
Normal mode, gain = 1 to 16 | 1.4 | ||||||
Turbo mode, gain = 1 to 16 | 2.1 |
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
td(CSSC) | Delay time, CS falling edge to first SCLK rising edge(2) | 50 | ns | ||
td(SCCS) | Delay time, final SCLK falling edge to CS rising edge | 25 | ns | ||
tw(CSH) | Pulse duration, CS high | 50 | ns | ||
tc(SC) | SCLK period | 150 | ns | ||
tw(SCH) | Pulse duration, SCLK high | 60 | ns | ||
tw(SCL) | Pulse duration, SCLK low | 60 | ns | ||
tsu(DI) | Setup time, DIN valid before SCLK falling edge | 50 | ns | ||
th(DI) | Hold time, DIN valid after SCLK falling edge | 25 | ns | ||
SPI timeout(1) | Normal mode, duty-cycle mode | 13955 | t(MOD) | ||
Turbo mode | 27910 | t(MOD) |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
tp(CSDO) | Propagation delay time, CS falling edge to DOUT driven |
DOUT load = 20 pF || 10 kΩ to DGND | 50 | ns | ||
tp(SCDO) | Propagation delay time, SCLK rising edge to valid new DOUT |
DOUT load = 20 pF || 10 kΩ to DGND | 0 | 50 | ns | |
tp(CSDOZ) | Propagation delay time, CS rising edge to DOUT high impedance |
DOUT load = 20 pF || 10 kΩ to DGND | 50 | ns |
NOTE:
Single-byte communication is shown. Actual communication may be multiple bytes.AVDD = 3.3 V |
AVDD = 3.3 V |
AVDD = 3.3 V, external 2.5-V reference, normal mode |
AVDD = 3.3 V, internal reference, normal mode |
TA = 25°C, data from 5490 devices |
DVDD = 3.3 V, normal mode |
AVDD = 3.3 V, PGA enabled, TA = –40°C |
AVDD = 3.3 V, PGA enabled, TA = 85°C |
AVDD = 3.3 V, PGA enabled, AINP = AIN0, AINN = AIN1 |
AVDD = 3.3 V, PGA disabled, TA = –40°C |
AVDD = 3.3 V, PGA disabled, TA = 85°C |
AVDD = 3.3 V, PGA disabled, AINP = AIN0, AINN = AIN1 |
AVDD = 3.3 V, internal reference, turbo mode |
Normal mode, internal reference |
DVDD = 3.3 V |
AVDD = 5.0 V |
AVDD = 5.0 V |
AVDD = 5.0 V, external 2.5-V reference, normal mode |
AVDD = 5.0 V, internal reference, normal mode |
AVDD = 3.3 V, PGA enabled, TA = 25°C |
AVDD = 3.3 V, PGA enabled, TA = 125°C |
AVDD = 3.3 V, PGA enabled, AINP = AIN3, AINN = AIN2 |
AVDD = 3.3 V, PGA disabled, TA = 25°C |
AVDD = 3.3 V, PGA disabled, TA = 125°C |
AVDD = 3.3 V, PGA disabled, AINP = AIN3, AINN = AIN2 |
AVDD = 3.3 V, internal reference, normal mode |
AVDD = 3.3 V, internal reference, duty-cycle mode |