TPS720

正在供货

具有使能功能的 350mA、低输入电压 (1.1V)、高 PSRR、低 IQ、低压降稳压器

米6体育平台手机版_好二三四详情

Output options Fixed Output Iout (max) (A) 0.35 Vin (max) (V) 4.5 Vin (min) (V) 1.1 Vout (max) (V) 1.8 Vout (min) (V) 0.9 Fixed output options (V) 0.9, 1, 1.1, 1.2, 1.3, 1.32, 1.5, 1.7, 1.8, 2.3 Rating Catalog Noise (µVrms) 48 PSRR at 100 KHz (dB) 55 Iq (typ) (mA) 0.038 Thermal resistance θJA (°C/W) 67 Load capacitance (min) (µF) 2.2 Regulated outputs (#) 1 Features Enable, Soft start Accuracy (%) 2 Dropout voltage (Vdo) (typ) (mV) 110 Operating temperature range (°C) -40 to 125
Output options Fixed Output Iout (max) (A) 0.35 Vin (max) (V) 4.5 Vin (min) (V) 1.1 Vout (max) (V) 1.8 Vout (min) (V) 0.9 Fixed output options (V) 0.9, 1, 1.1, 1.2, 1.3, 1.32, 1.5, 1.7, 1.8, 2.3 Rating Catalog Noise (µVrms) 48 PSRR at 100 KHz (dB) 55 Iq (typ) (mA) 0.038 Thermal resistance θJA (°C/W) 67 Load capacitance (min) (µF) 2.2 Regulated outputs (#) 1 Features Enable, Soft start Accuracy (%) 2 Dropout voltage (Vdo) (typ) (mV) 110 Operating temperature range (°C) -40 to 125
DSBGA (YZU) 5 2.02 mm² 1.25 x 1.616 WSON (DRV) 6 4 mm² 2 x 2
  • 350-mA High-Performance LDO
  • Low Quiescent Current: 38 µA
  • Excellent Load Transient Response:
    ±15 mV for ILOAD = 0 mA to 350 mA in 1 µs
  • Excellent Line Transient Response:
    ΔVOUT = ±2 mV for ΔVBIAS = ±600 mV in 1 µs
    ΔVOUT = ±200 µV for ΔVIN = ±400 mV in 1 µs
  • Low Noise: 48 µVRMS (10 Hz to 100 kHz)
  • 80 dB VIN PSRR (10 Hz to 10 kHz)
  • 70 dB VBIAS PSRR (10 Hz to 10 kHz)
  • Fast Start-Up Time: 140 µs
  • Built-In Soft-Start With Monotonic VOUT Rise and Start-Up Current Limited to 100 mA + ILOAD
  • Overcurrent and Thermal Protection
  • Low Dropout: 110 mV at ILOAD = 350 mA
  • Stable with 2.2-µF Output Capacitor
  • Available in 1.33 mm × 0.96 mm DSBGA-5 and 2 mm × 2 mm SON-6 Packages
  • 350-mA High-Performance LDO
  • Low Quiescent Current: 38 µA
  • Excellent Load Transient Response:
    ±15 mV for ILOAD = 0 mA to 350 mA in 1 µs
  • Excellent Line Transient Response:
    ΔVOUT = ±2 mV for ΔVBIAS = ±600 mV in 1 µs
    ΔVOUT = ±200 µV for ΔVIN = ±400 mV in 1 µs
  • Low Noise: 48 µVRMS (10 Hz to 100 kHz)
  • 80 dB VIN PSRR (10 Hz to 10 kHz)
  • 70 dB VBIAS PSRR (10 Hz to 10 kHz)
  • Fast Start-Up Time: 140 µs
  • Built-In Soft-Start With Monotonic VOUT Rise and Start-Up Current Limited to 100 mA + ILOAD
  • Overcurrent and Thermal Protection
  • Low Dropout: 110 mV at ILOAD = 350 mA
  • Stable with 2.2-µF Output Capacitor
  • Available in 1.33 mm × 0.96 mm DSBGA-5 and 2 mm × 2 mm SON-6 Packages

The TPS720 family of dual rail, low-dropout linear regulators (LDOs) offers outstanding ac performance (PSRR, load and line transient response), while consuming a very low quiescent current of 38 µA.

The VBIAS rail that powers the control circuit of the LDO draws very low current (on the order of the quiescent current of the LDO) and can be connected to any power supply that is equal to or greater than 1.4 V above the output voltage. The main power path is through VIN, which can be a lower voltage than VBIAS; it can be as low as VOUT + VDO, increasing the efficiency of the solution in many power-sensitive applications. For example, VIN can be an output of a high-efficiency, DC-DC step-down regulator.

The TPS720 supports a novel feature in which the output of the LDO regulates under light loads when the IN pin is left floating. The light-load drive current is sourced from VBIAS under this condition. This feature is particularly useful in power-saving applications where the DC-DC converter connected to the IN pin is disabled but the LDO is still required to regulate the voltage to a light load.

The TPS720 is stable with ceramic capacitors and uses an advanced BICMOS fabrication process that yields a dropout of 110 mV at a 350-mA output load. The TPS720 has the unique feature of providing a monotonic VOUT rise (overshoot limited to 3%) with VIN inrush current limited to 100 mA + ILOAD with an output capacitor of 2.2 µF.

The TPS720 uses a precision voltage reference and feedback loop to achieve overall accuracy of 2% over load, line, process, and temperature extremes. An ultra-small DSBGA package makes the TPS720 ideal for handheld applications. The TPS720 is also available in a SON-8 package. This family of devices is fully specified over the temperature range of
TJ = –40°C to 125°C.

The TPS720 family of dual rail, low-dropout linear regulators (LDOs) offers outstanding ac performance (PSRR, load and line transient response), while consuming a very low quiescent current of 38 µA.

The VBIAS rail that powers the control circuit of the LDO draws very low current (on the order of the quiescent current of the LDO) and can be connected to any power supply that is equal to or greater than 1.4 V above the output voltage. The main power path is through VIN, which can be a lower voltage than VBIAS; it can be as low as VOUT + VDO, increasing the efficiency of the solution in many power-sensitive applications. For example, VIN can be an output of a high-efficiency, DC-DC step-down regulator.

The TPS720 supports a novel feature in which the output of the LDO regulates under light loads when the IN pin is left floating. The light-load drive current is sourced from VBIAS under this condition. This feature is particularly useful in power-saving applications where the DC-DC converter connected to the IN pin is disabled but the LDO is still required to regulate the voltage to a light load.

The TPS720 is stable with ceramic capacitors and uses an advanced BICMOS fabrication process that yields a dropout of 110 mV at a 350-mA output load. The TPS720 has the unique feature of providing a monotonic VOUT rise (overshoot limited to 3%) with VIN inrush current limited to 100 mA + ILOAD with an output capacitor of 2.2 µF.

The TPS720 uses a precision voltage reference and feedback loop to achieve overall accuracy of 2% over load, line, process, and temperature extremes. An ultra-small DSBGA package makes the TPS720 ideal for handheld applications. The TPS720 is also available in a SON-8 package. This family of devices is fully specified over the temperature range of
TJ = –40°C to 125°C.

下载 观看带字幕的视频 视频

您可能感兴趣的相似米6体育平台手机版_好二三四

功能与比较器件相似
TPS7A10 正在供货 具有使能功能的 300mA、低输入电压 (0.75V)、超低 IQ、低压降稳压器 300-mA, low-IQ, fixed-output LDO regulator that supports lower input/output voltages & provides ultra-low dropout

技术文档

star =有关此米6体育平台手机版_好二三四的 TI 精选热门文档
未找到结果。请清除搜索并重试。
查看全部 13
类型 标题 下载最新的英语版本 日期
* 数据表 TPS720 350 mA, Ultra-Low VIN, RF Low-Dropout Linear Regulator With Bias Pin 数据表 (Rev. E) PDF | HTML 2015年 9月 30日
应用手册 LDO 噪声揭秘 (Rev. B) PDF | HTML 英语版 (Rev.B) PDF | HTML 2020年 9月 16日
应用手册 A Topical Index of TI LDO Application Notes (Rev. F) 2019年 6月 27日
选择指南 Low Dropout Regulators Quick Reference Guide (Rev. P) 2018年 3月 21日
应用手册 LDO PSRR Measurement Simplified (Rev. A) PDF | HTML 2017年 8月 9日
选择指南 低压降稳压器快速参考指南 (Rev. M) 最新英语版本 (Rev.P) 2017年 1月 5日
应用手册 简化的 LDO PSRR 测量 最新英语版本 (Rev.A) PDF | HTML 2010年 7月 28日
EVM 用户指南 TPS720xxDRVEVM Evaluation Module 2010年 4月 29日
应用手册 Power Reference Design for the 'C6472, 12V DCDC Controllers, and LDOs 2010年 3月 26日
模拟设计期刊 Q2 2009 Issue Analog Applications Journal 2009年 5月 1日
模拟设计期刊 Taming linear-regulator inrush currents 2009年 5月 1日
用户指南 TPS720xx 2008年 8月 19日
应用手册 Inrush Current Limit in the TPS720xx 2008年 6月 6日

设计和开发

如需其他信息或资源,请点击以下任一标题进入详情页面查看(如有)。

评估板

TPS720105DRVEVM — Evaluation Module for TPS720105 Low-Dropout Linear Regulator in DRV (SON-6) Package

TPS720105DRVEVM 是一块完全组装且经过测试的电路板,用于对采用 DRV (2mm x 2mm SON-6) 封装的 TPS720105 低压降线性稳压器进行评估。
用户指南: PDF
TI.com 上无现货
仿真模型

TPS720 PSpice Transient Model

SBVM248.ZIP (21 KB) - PSpice Model
仿真模型

TPS72009 PSpice Transient Model

SBVM253.ZIP (21 KB) - PSpice Model
仿真模型

TPS72010 PSpice Transient Model

SBVM557.ZIP (102 KB) - PSpice Model
仿真模型

TPS72010 Unencrypted PSpice Transient Model

SBVM558.ZIP (2 KB) - PSpice Model
仿真模型

TPS720102 PSpice Transient Model

SLVMCN6.ZIP (108 KB) - PSpice Model
仿真模型

TPS720102 Unencrypted PSpice Transient Model

SLVMCN9.ZIP (2 KB) - PSpice Model
仿真模型

TPS720105 PSpice Transient Model

SLVMBL2.ZIP (99 KB) - PSpice Model
仿真模型

TPS720105 Unencrypted PSpice Transient Model

SLVMBL1.ZIP (2 KB) - PSpice Model
仿真模型

TPS72011 PSpice Transient Model (Rev. A)

SBVM277A.ZIP (22 KB) - PSpice Model
仿真模型

TPS720115 Unencrypted PSpice Transient Model (Rev. A)

SBVM254A.ZIP (22 KB) - PSpice Model
仿真模型

TPS72013 Unencrypted PSpice Transient Model (Rev. A)

SBVM249A.ZIP (22 KB) - PSpice Model
仿真模型

TPS720132 PSpice Transient Model

SLVMCN5.ZIP (109 KB) - PSpice Model
仿真模型

TPS720132 Unencrypted PSpice Transient Model

SLVMCN8.ZIP (2 KB) - PSpice Model
仿真模型

TPS72015 PSpice Transient Model

SBVM247.ZIP (24 KB) - PSpice Model
仿真模型

TPS72018 PSpice Transient Model

SBVM567.ZIP (105 KB) - PSpice Model
仿真模型

TPS72018 Unencrypted PSpice Transient Model

SBVM568.ZIP (2 KB) - PSpice Model
仿真模型

TPS72023 PSpice Transient Model

SLVMCO0.ZIP (135 KB) - PSpice Model
仿真模型

TPS72023 Unencrypted PSpice Transient Model

SLVMCN7.ZIP (2 KB) - PSpice Model
仿真模型

TPS72025 PSpice Transient Model

SBVM562.ZIP (110 KB) - PSpice Model
仿真模型

TPS72025 Unencrypted PSpice Transient Model

SBVM561.ZIP (2 KB) - PSpice Model
仿真模型

TPS72027 PSpice Transient Model

SLVMBL4.ZIP (104 KB) - PSpice Model
仿真模型

TPS72027 Unencrypted PSpice Transient Model

SLVMBL3.ZIP (2 KB) - PSpice Model
仿真模型

TPS72028 PSpice Transient Model

SBVM564.ZIP (106 KB) - PSpice Model
仿真模型

TPS72028 Unencrypted PSpice Transient Model

SBVM563.ZIP (2 KB) - PSpice Model
仿真模型

TPS720285 PSpice Transient Model

SBVM566.ZIP (106 KB) - PSpice Model
仿真模型

TPS720285 Unencrypted PSpice Transient Model

SBVM565.ZIP (2 KB) - PSpice Model
仿真模型

TPS72029 PSpice Transient Model

SBVM560.ZIP (106 KB) - PSpice Model
仿真模型

TPS72029 Unencrypted PSpice Transient Model

SBVM559.ZIP (2 KB) - PSpice Model
仿真模型

TPS72030 PSpice Transient Model

SBVM570.ZIP (106 KB) - PSpice Model
仿真模型

TPS72030 Unencrypted PSpice Transient Model

SBVM569.ZIP (2 KB) - PSpice Model
仿真模型

TPS72033 PSpice Transient Model

SLVMBL0.ZIP (109 KB) - PSpice Model
仿真模型

TPS72033 Unencrypted PSpice Transient Model

SLVMBL5.ZIP (2 KB) - PSpice Model
参考设计

TIDA-00204 — 符合 EMI/EMC 标准的工业温度级双端口千兆位以太网参考设计

此设计用于对两个工业级 DP83867IR 千兆位以太网 PHY 和 Sitara™ 主机处理器(含集成式以太网 MAC 和交换机)进行性能评估。此设计旨在满足关于 EMI 和 EMC 的工业要求。此设计的应用固件实现了适用于 PHY、UDP 和 TCP/IP 协议栈以及 HTTP Web 服务器示例的驱动程序。主机处理器配置为从板载 SD 卡引导预装的固件。通过 USB 虚拟 COM 端口可访问 PHY 寄存器。通过 JTAG 接口可进行自己的固件开发。
设计指南: PDF
原理图: PDF
封装 引脚 CAD 符号、封装和 3D 模型
DSBGA (YZU) 5 Ultra Librarian
WSON (DRV) 6 Ultra Librarian

订购和质量

包含信息:
  • RoHS
  • REACH
  • 器件标识
  • 引脚镀层/焊球材料
  • MSL 等级/回流焊峰值温度
  • MTBF/时基故障估算
  • 材料成分
  • 鉴定摘要
  • 持续可靠性监测
包含信息:
  • 制造厂地点
  • 封装厂地点

推荐米6体育平台手机版_好二三四可能包含与 TI 此米6体育平台手机版_好二三四相关的参数、评估模块或参考设计。

支持和培训

视频