自動または S/W 制御のパワーダウン機能搭載、8 ビット、1.25MSPS、シングルチャネル、ハードウェア構成可能、低消費電力 ADC

製品詳細

Resolution (bps) 8 Sample rate (max) (ksps) 1250 Number of input channels 1 Interface type Parallel Architecture SAR Input type Single-ended Rating Catalog Reference mode External Input voltage range (max) (V) 5.5 Input voltage range (min) (V) 0 Features Oscillator Operating temperature range (°C) -40 to 85 Power consumption (typ) (mW) 12 Analog supply (min) (V) 2.7 Analog supply voltage (max) (V) 5.5 SNR (dB) 49 Digital supply (min) (V) 2.7 Digital supply (max) (V) 5.5
Resolution (bps) 8 Sample rate (max) (ksps) 1250 Number of input channels 1 Interface type Parallel Architecture SAR Input type Single-ended Rating Catalog Reference mode External Input voltage range (max) (V) 5.5 Input voltage range (min) (V) 0 Features Oscillator Operating temperature range (°C) -40 to 85 Power consumption (typ) (mW) 12 Analog supply (min) (V) 2.7 Analog supply voltage (max) (V) 5.5 SNR (dB) 49 Digital supply (min) (V) 2.7 Digital supply (max) (V) 5.5
SOIC (DW) 24 159.65 mm² 15.5 x 10.3 TSSOP (PW) 24 49.92 mm² 7.8 x 6.4
  • Fast Throughput Rate: 1.25 MSPS at 5 V, 625 KSPS at 3 V
  • Wide Analog Input: 0 V to AVDD
  • Differential Nonlinearity Error: < ± 0.5 LSB
  • Integral Nonlinearity Error: < ± 0.5 LSB
  • Single 2.7-V to 5.5-V Supply Operation
  • Low Power: 12 mW at 3 V and 35 mW at 5 V
  • Auto Power Down of 1 mA Max
  • Software Power Down: 10 uA Max
  • Internal OSC
  • Hardware Configurable
  • DSP and Microcontroller Compatible Parallel Interface
  • Binary/Twos Complement Output
  • Hardware Controlled Extended Sampling
  • Hardware or Software Start of Conversion
  • Applications
    • Mass Storage and HDD
    • Automotive
    • Digital Servos
    • Process Control
    • General-Purpose DSP
    • Image Sensor Processing
  • Fast Throughput Rate: 1.25 MSPS at 5 V, 625 KSPS at 3 V
  • Wide Analog Input: 0 V to AVDD
  • Differential Nonlinearity Error: < ± 0.5 LSB
  • Integral Nonlinearity Error: < ± 0.5 LSB
  • Single 2.7-V to 5.5-V Supply Operation
  • Low Power: 12 mW at 3 V and 35 mW at 5 V
  • Auto Power Down of 1 mA Max
  • Software Power Down: 10 uA Max
  • Internal OSC
  • Hardware Configurable
  • DSP and Microcontroller Compatible Parallel Interface
  • Binary/Twos Complement Output
  • Hardware Controlled Extended Sampling
  • Hardware or Software Start of Conversion
  • Applications
    • Mass Storage and HDD
    • Automotive
    • Digital Servos
    • Process Control
    • General-Purpose DSP
    • Image Sensor Processing

The TLV571 is an 8-bit data acquisition system that combines a high-speed 8-bit ADC and a parallel interface. The device contains two on-chip control registers allowing control of software conversion start and power down via the bidirectional parallel port. The control registers can be set to a default mode using a dummy RD\ while WR\ is tied low allowing the registers to be hardware configurable.

The TLV571 operates from a single 2.7-V to 5.5-V power supply. It accepts an analog input range from 0 V to AVDD and digitizes the input at a maximum 1.25 MSPS throughput rate at 5 V. The power dissipations are only 12 mW with a 3-V supply or 35 mW with a 5-V supply. The device features an auto power-down mode that automatically powers down to 1 mA 50 ns after conversion is performed. In software power-down mode, the ADC is further powered down to only 10 uA.

Very high throughput rate, simple parallel interface, and low power consumption make the TLV571 an ideal choice for high-speed digital signal processing.

The TLV571 is an 8-bit data acquisition system that combines a high-speed 8-bit ADC and a parallel interface. The device contains two on-chip control registers allowing control of software conversion start and power down via the bidirectional parallel port. The control registers can be set to a default mode using a dummy RD\ while WR\ is tied low allowing the registers to be hardware configurable.

The TLV571 operates from a single 2.7-V to 5.5-V power supply. It accepts an analog input range from 0 V to AVDD and digitizes the input at a maximum 1.25 MSPS throughput rate at 5 V. The power dissipations are only 12 mW with a 3-V supply or 35 mW with a 5-V supply. The device features an auto power-down mode that automatically powers down to 1 mA 50 ns after conversion is performed. In software power-down mode, the ADC is further powered down to only 10 uA.

Very high throughput rate, simple parallel interface, and low power consumption make the TLV571 an ideal choice for high-speed digital signal processing.

ダウンロード

お客様が関心を持ちそうな類似品

open-in-new 代替品と比較
比較対象デバイスと類似の機能
ADS8661 アクティブ +5V 電源電圧でプログラマブルな入力電圧範囲(±12/±10/±6/±5/±2.5V)に対応する 12 ビット、1.25MSPS、1 チャネル SAR ADC Higher resolution, different interface

技術資料

star =TI が選定したこの製品の主要ドキュメント
結果が見つかりませんでした。検索条件をクリアしてから、再度検索を試してください。
1 をすべて表示
種類 タイトル 最新の英語版をダウンロード 日付
* データシート 2.7 V To 5.5 V, 1-Channel, 8-Bit Parallel ADC データシート (Rev. A) 2000年 2月 9日

購入と品質

記載されている情報:
  • RoHS
  • REACH
  • デバイスのマーキング
  • リード端子の仕上げ / ボールの原材料
  • MSL 定格 / ピーク リフロー
  • MTBF/FIT 推定値
  • 使用原材料
  • 認定試験結果
  • 継続的な信頼性モニタ試験結果
記載されている情報:
  • ファブの拠点
  • 組み立てを実施した拠点

サポートとトレーニング

TI E2E™ フォーラムでは、TI のエンジニアからの技術サポートを提供

コンテンツは、TI 投稿者やコミュニティ投稿者によって「現状のまま」提供されるもので、TI による仕様の追加を意図するものではありません。使用条件をご確認ください。

TI 製品の品質、パッケージ、ご注文に関するお問い合わせは、TI サポートをご覧ください。​​​​​​​​​​​​​​