4 修订历史记录
Changes from B Revision (August 2015) to C Revision
- Changed HPF_ROUND_ENABLE register bit (register 15, bit 5) to HPF_ROUND_EN_CH1-8 and HPF_ROUND_EN_CH9-16 bits in last paragraph of Digital HPF sectionGo
- Changed Masking of the Various Reset Operations Resulting from SYNC~ or SYSREF table Go
- Added Interfacing SYNC~ and SYSREF Between the FPGA and ADCs sectionGo
- Changed Mapping of Analog Inputs to LVDS Outputs (8-Input Mode, 1X Data Rate) tableGo
- Changed Mapping of Analog Inputs to LVDS Outputs (8-Input Mode, 2X Data Rate) tableGo
- Changed description for the value 001 in Pattern Mode Bit Description tableGo
- Changed bit 5 from HPF_ROUND_EN to HPF_ROUND_EN_CH1-8 in Register 15 Go
- Changed bit 5 from 0 to HPF_ROUND_EN_CH9-16 in Register 2Dh Go
- Changed description for JESD_RESET1 in Register 70Go
- Changed description of JESD_RESET2 and JESD_RESET3 in Register 74Go
Changes from A Revision (June 2015) to B Revision
- 已更改文档标题以包含 LVDS 和 JESD 输出Go
- 已添加 JESD 接口可选解调器和 特性 要点Go
- 更改简化原理图Go
- 已添加 JESD 接口信息至说明 部分中添加了“概述”部分Go
- Changed description of SPI_DIG_EN pin in Pin Functions tableGo
- Added footnote 1 to Pin Functions tableGo
- Changed title of Current Consumption with LVDS Interface Enabled section of Electrical Characteristics tableGo
- Changed Current Consumption with JESD Interface Enabled section of Electrical Characteristics tableGo
- Added SPI_DIG_EN to Digital Inputs section title of Digital Characteristics tableGo
- Changed VOC-CML parameter name in JESD Interface Timing Requirements tableGo
- Added Figure 47Go
- Added LVDS, JESD discussion to second paragraph of Overview sectionGo
- 添加了社区资源部分Go
Changes from * Revision (May 2015) to A Revision
- 已投入量产Go
- Changed Circuit to Level-Shift the Common-Mode Voltage From 1.2 V at the Driver Output to 0.7 V at the ADC Input figureGo
- Changed AC-Coupling Scheme for SYSREF figureGo