SPRZ454B February   2018  – September 2024 TDA2P-ABZ , TDA2P-ACD

 

  1.   1
  2. 1Introduction
    1.     Related Documentation
    2.     Trademarks
    3.     Modules Impacted
  3. 2Silicon Advisories
    1.     Revisions SR 1.0 - Advisories List
    2.     i202
    3.     i378
    4.     i631
    5.     i694
    6.     i698
    7.     i699
    8.     i709
    9.     i727
    10.     i729
    11.     i734
    12.     i767
    13.     i782
    14.     i783
    15.     i802
    16.     i803
    17.     i807
    18.     i808
    19.     i809
    20.     i810
    21.     i813
    22.     i814
    23.     i815
    24.     i818
    25.     i819
    26.     i820
    27.     i824
    28.     i826
    29.     i829
    30.     i834
    31.     i849
    32.     i856
    33.     i862
    34.     i863
    35.     i869
    36.     i870
    37.     i871
    38.     i872
    39.     i874
    40.     i878
    41.     i879
    42.     i883
    43.     i889
    44.     i890
    45.     i893
    46.     i896
    47.     i897
    48.     i898
    49.     i899
    50.     i900
    51.     i903
    52.     i904
    53.     i916
    54.     i929
    55.     i930
    56.     i932
    57.     i933
    58.     i936
    59.     i940
    60.     i2446
  4. 3Silicon Limitations
    1.     Revisions SR 1.0 - Limitations List
    2.     i596
    3.     i641
    4.     i833
    5.     i838
    6.     i844
    7.     i845
    8.     i848
    9.     i876
    10.     i877
    11.     i892
    12.     i909
  5. 4Silicon Cautions
    1.     Revisions SR 1.0 - Cautions List
    2.     i781
    3.     i827
    4.     i832
    5.     i836
    6.     i839
    7.     i864
    8.     i885
    9.     i886
    10.     i912
    11.     i926
    12.     i931
    13.     i935
    14.     i937
  6. 5Revision History

Modules Impacted

Table 1-1 Silicon Advisories, Limitations, and Cautions by Module
MODULEDESCRIPTIONSILICON REVISIONS AFFECTED
TDA2Px
1.0
NAi781: Power Delivery Network VerificationYes
i862: Reset Should Use PORzYes
i864: VDDS18V to VDDSHVn Current PathYes
i931: VDD to VDDA_"PHY" Current PathYes
ATLi933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYes
CAMSSi709: CSI-2 Receiver Executes Software Reset UnconditionallyYes
i904: CSI Interface Setup/Hold Timing Does Not Meet MIPI DPHY Spec above 600MHzYes
Control Modulei813: Spurious Thermal Alert Generation When Temperature Remains in Expected RangeYes
i814: Bandgap Temperature Read Dtemp Can Be CorruptedYes
i827: Thermal Alert Will Not Be Generated When Bandgap Is Configured in "Smart Idle" ModeYes
i863: MMC2 Has PU/PD Contention Immediately after Release from ResetYes
i869: IO Glitches Can Occur When Changing IO SettingsYes
i870: PCIe Unaligned Read Access IssueYes
i885: Software Requirements for Data Manual IO TimingYes
i900: SoC Will Hang If Region 5 Accessed While CTRL_CORE_MMR_LOCK_5 Is LockedYes
DCANi893: DCAN Initialization SequenceYes
i933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYes
DEBUGi879: DSP MStandby Requires CD_EMU in SW_WKUPYes
DMAi378: sDMA Channel Is Not Disabled after a Transaction ErrorYes
i698: DMA4 Generates Unexpected Transaction on WR PortYes
i699: DMA4 Channel Fails to Continue With Descriptor Load When Pause Bit Is ClearedYes
DSPi872: DSP MFlag Output Not InitializedYes
i879: DSP MStandby Requires CD_EMU in SW_WKUPYes
i883: DSP Doesn't Wake from Subsystem Internal InterruptsYes
i898: DSP Pre-fetch Should Be Disabled before Entering Power Down ModeYes
DSSi596: BITMAP1-2-4 Formats Not Supported by the Graphics PipelineYes
i631: Wrong Access in 1D Burst for YUV4:2:0-NV12 FormatYes
i641: Overlay Optimization LimitationsYes
i734: LCD1 Gamma Correction Is Not Working When GFX Pipe Is DisabledYes
i815: Power Management Enhancement Implemented Inside DSS Leads to DSS UnderflowsYes
i829: Reusing Pipe Connected to Writeback Pipeline On-the-Fly to an Active PanelYes
i838: DSS BT.656/BT.1120 Max Horizontal Blanking Is Non CompliantYes
i839: Some RGB and YUV Formats Have Non-Standard OrderingYes
i932: DPLL_VIDEOn May Require Multiple Lock AttemptsYes
i936: DSS LCD/DPI Out Field Reversal in Interlaced RGB ModeYes
EDMAi844: EDMA to VCP Stream Burst Is Not FunctionalYes
EMIFi727: Refresh Rate Issue after Warm ResetYes(1)
i729: DDR Access Hang after Warm ResetYes(1)
i878: MPU Lockup With Concurrent DMM and EMIF AccessesYes
eMMC/SD/SDIOi802: MMCHS DCRC Errors During Tuning ProcedureYes
i803: MMCHS Read Transfer With CMD23 Never Complete When BCE=0 and ADMA UsedYes
i832: DLL SW Reset Bit Does Not Reset to 0 after ExecutionYes
i834: MMCHS HS200 and SDR104 Command Timeout Window Too SmallYes
i836: Bus Testing Commands CMD19 Incorrectly Waits for CRC Status ReturnYes
i856: 32k Oscillator Fails to Start-Up at PORYes
i863: MMC2 Has PU/PD Contention Immediately after Release from ResetYes
i890: MMC1 IOs and PBIAS Must Be Powered-Up before IsolationYes
i929: MMC1/2 SDR104/HS200 Mode DLL Delay Value May Result In Unexpected Tuning Pattern ErrorsYes
GMAC_SWi877: RGMII Clocks Should Be Enabled at Boot TimeYes
i899: Ethernet DLR Is Not SupportedYes
i903: Ethernet RMII Interface RMII_MHZ_50_CLK Not Supported as Output Reference ClockYes
GPIOi856: 32k Oscillator Fails to Start-Up at PORYes
HDMIi937: HDMI Transmitter is Marginal to Source Eye Mask Requirements Above 177MHzYes
I2Ci694: System I2C Hang Due to Miss of Bus Clear SupportYes
i833: I2C Module in Multislave Mode Potentially Acknowledges Wrong AddressYes
i930: I2C1 and I2C2 May Drive Low During ResetYes
ICSS i2446: PRU-ICSS: Express bus initialization recommendation Yes
INTCi883: DSP Doesn't Wake from Subsystem Internal InterruptsYes
Interconnecti871: L4_PER3 Firewall Initiator ConnID Value Left-Shift 1-BitYes
McASPi848: McASP IO Pad Loopback Not FunctionalYes
i933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYes
MLBi933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYes
MPUi878: MPU Lockup With Concurrent DMM and EMIF AccessesYes
i940: MPU COUNTER_REALTIME saturates after several hundred days Yes
PCIei870: PCIe Unaligned Read Access IssueYes
i909: PCIe Unintentional Translation of Outbound Message TLPsYes
i926: PCIe Preferred PCIe_PHY_RX SCP Register Settings UpdatedYes
i935: MSI Bit in PCIECTRL_TI_CONF_IRQSTATUS_MSI Register Does Not Clear AutomaticallyYes
PRCMi810: DPLL Controller Can Get Stuck While Transitioning to a Power Saving StateYes
i826: HSDIVIDER1 CLKOUT4 Could Glitch During On-the-Fly Divider Change to/from Divide-by-2.5Yes
i876: DVFS Only Supported on MPUYes
i886: FPDLink PLL Unlocks With Certain SoC PLL M/N ValuesYes
i892: L3 Clocks Should Be Enabled at All TimesYes
PWMSSi933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYes
QSPIi912: QSPI_SPI_CMD_REG [25:24] Masked from Read in RTLYes
i916: QSPI Reads Can Fail For Flash Devices with HOLD FunctionYes
SATAi782: SATA AHCI Command Issue OrderYes
i783: SATA Lockup after SATA DPLL Unlock/RelockYes
i807: SATA Host Controller Locks Up if PIO Setup FIS Is Received and Bus Busy and Data Request Bits Are ClearedYes
i808: SATA Link Locks Up Under Certain ConditionsYes
i809: SATA Command Does Not Complete and Software Must Issue a Port Reset Under Certain ConditionsYes
i818: SATA PHY Reset Required Following SATA PLL UnlockYes
TIMERSi767: Delay Needed to Read Some Timer Registers after WakeupYes
i856: 32k Oscillator Fails to Start-Up at PORYes
i874: TIMER5/6/7/8 Interrupts Not PropagatedYes
UART/IrDA/CIRi202: MDR1 Access Can Freeze UART ModuleYes
i849: UART2_RXD Is Not Working for MUXMODE=0Yes
i889: UART Does Not Acknowledge Idle Request after DMA Has Been EnabledYes
i933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYes
USBi819: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYes
i820: Unexpected USB Link State Value upon U3 Exit by USB3.0 LinkYes
i824: USB3.0 Link Cannot Be Established When Suspend Mode Is EnabledYes
i845: USB2.0 False Detection of Disconnect ConditionYes
i896: USB xHCI Port Disable Feature Does Not WorkYes
i897: USB xHCI Stop Endpoint Command Does Not Work in Certain CircumstancesYes
VCPi933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYes
VIPi839: Some RGB and YUV Formats Have Non-Standard OrderingYes
VPEi839: Some RGB and YUV Formats Have Non-Standard OrderingYes
This erratum is considered negated on TDA2Px SR1.0 by implementing the recommended workaround listed in the erratum description.